首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 0.07-mm2 162-mW DAC Achieving >65 dBc SFDR and < −70 dBc IM3 at 10 GS/s With Output Impedance Compensation and Concentric Parallelogram Routing
【24h】

A 0.07-mm2 162-mW DAC Achieving >65 dBc SFDR and < −70 dBc IM3 at 10 GS/s With Output Impedance Compensation and Concentric Parallelogram Routing

机译:0.07mm2 162-mw DAC实现> 65 dBc SFDR和10GS / s的<-70 dBc IM3,输出阻抗补偿和同心平行四边形路由

获取原文
获取原文并翻译 | 示例

摘要

A digital-to-analog converter (DAC) with small-size non-cascoded current cells is proposed to achieve small area, low-power consumption, and high linearity over a wide bandwidth. An output impedance compensation (OIC) technique using a compensation resistor, implemented by a PMOS with code-dependent gate voltage control, is proposed to remedy the nonlinearity induced by the insufficient output impedance of the non-cascoded current cells. In addition, a proposed concentric parallelogram routing (CPR) technique, in which the subcells of each current cell are arranged such that they form a parallelogram shape with a common centroid, is used to reduce both the mismatch error and the routing-induced timing skew among the current cells. The DAC, implemented in a 28-nm CMOS process, achieves >65-dBc spurious-free dynamic range (SFDR) and < -70-dBc third-order intermodulation distortion (IM3) over the entire Nyquist bandwidth at 10 GS/s while consuming 162 mW from a single 1.1 V supply.
机译:提出了一种具有小型非级联电流电池的数模转换器(DAC),以在宽带宽度上实现小面积,低功耗和高线性度。提出了由具有代码依赖栅极电压控制的PMOS实现的补偿电阻的输出阻抗补偿(OIC)技术,以补救由非级联电流电池的不充分输出阻抗引起的非线性。另外,所提出的同心平行四边形路由(CPR)技术,其中每个电流电池的子单元被布置成使得它们与公共质心形成平行四边形,用于减少错配误差和路由引起的定时偏斜在目前的细胞中。在28nm CMOS过程中实现的DAC,在10GS / s的整个Nyquist带宽上实现> 65-DBC无杂散动态范围(SFDR)和<-70-DBC三阶互调失真(IM3)从单个1.1 V供电消耗162兆瓦。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号