首页> 外文期刊>IEEE Journal of Solid-State Circuits >Secure Satellite Communication Digital IF CMOS $Q$ -Band Transmitter and $K$ -Band Receiver
【24h】

Secure Satellite Communication Digital IF CMOS $Q$ -Band Transmitter and $K$ -Band Receiver

机译:安全卫星通信数字如果cmos <内联公式> $ q $ -band发射器和 $ k $ $ -band接收器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper reports the first CMOS RF integrated chipset for secure commercial and military satellite communication enabling next-generation low size, weight, and power (SWaP) terminals. This chipset is a significant departure from current terminals relying on individually qualified IC components by taking advantage of advanced CMOS integration. The transmitter and receiver designs are digital IF architectures that rely on the higher sampling rate capability of CMOS, and precise digital filtering, quadrature frequency translation, and frequency hopping/de-hopping. The CMOS transmitter is a fully integrated system-on-chip (SoC) design, while the receiver consists of a co-designed RF and digital IF receiver. The Tx/Rx uses a 200-/300-MHz double data rate (DDR) interface driving/receiving a complex frequency translator with sub-hertz frequency hopping resolution via on-chip numerically controlled oscillators (NCO). The transmitter includes two 12-b return-to-zero (RZ) digital-toanalog converters (DACs) and quadrature modulator to form a single-sideband (SSB) upconverter achieving >30-dB spur rejection. An RF upconverter with an X2 multiplier drives a 24-dBm Q-band CMOS stacked power amplifier (PA). The RF receiver implements a matched inverter amplifier (IA) followed by a complementary active balun that current drives a passive mixer with a trans-impedance active combiner. The digital IF receiver includes a high-linearity variable gain amplifier (VGA) that drives an 8x time-interleaved 1.2-GS/s analog-to-digital converter (ADC) with dc offset and gain calibration with an embedded digital receiver. Both the transmitter and receiver use a 1.5-GHz IF signal. The combined CMOS chipset was demonstrated with a current military satcom modulation and protocol and achieves 5x lower power consumption and size versus the current configuration.
机译:本文报道了第一个CMOS RF集成芯片组,用于安全商业和军事卫星通信,可实现下一代低尺寸,重量和电源(交换)终端。这款芯片组是通过利用高级CMOS集成依赖于单独合格的IC组件的当前终端的重要偏离。发送器和接收器设计是数字的,如果依赖于CMOS的较高采样率能力,并且精确的数字滤波,正交频率转换和跳频/去跳的架构是数字的。 CMOS发射器是一个完全集成的片上系统(SOC)设计,而接收器包括共同设计的RF和Digital If接收器。 TX / RX使用200-/ 300MHz的双数据速率(DDR)接口驱动/接收复频转换器,通过片上振动频率跳频分辨率通过片上的数控振荡器(NCO)。发射机包括两个12-B返回到零(RZ)数码对转换器(DAC)和正交调制器,以形成单边带(SSB)上变频器,实现> 30-DB正常抑制。具有X2乘法器的RF上变频器驱动24 dBm Q频段CMOS堆叠功率放大器(PA)。 RF接收器实现匹配的逆变器放大器(IA),然后是互补的Active Balan,电流驱动具有跨阻抗有源组合器的被动混频器。数字如果接收器包括高线性可变增益放大器(VGA),其用DC偏移驱动8倍时间交错的1.2-GS / S模数转换器(ADC),并通过嵌入式数字接收器获得校准。发送器和接收器都使用1.5-GHz IF信号。 CMOS芯片组合并的CMOS芯片组用当前的军事卫星调制和协议进行了说明,并且实现了5倍的功耗和尺寸与当前配置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号