首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 20b Clockless DAC With Sub-ppm INL, 7.5 nV/√Hz Noise and 0.05 ppm/°C Stability
【24h】

A 20b Clockless DAC With Sub-ppm INL, 7.5 nV/√Hz Noise and 0.05 ppm/°C Stability

机译:具有Sub-ppm INL,7.5nV /√Hz噪声和0.05ppm /°C稳定性的20b无时钟DAC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a 20b clockless DAC designed for precision calibrated systems. The architecture is a 6b parallel resistor voltage divider with a 14b R-2R subDAC. This architecture is inherently good for noise and temperature stability. Major causes of nonlinearity are discussed. A single current-output calibration DAC corrects for both random resistor mismatch and systematic resistor nonlinearity. A force and sense switch topology overcomes INL from CMOS switch resistance. The DAC is implemented in a 0.6 µm 30 V BiCMOS process with 5 V CMOS devices and Si-Cr thin-film resistors. It achieves 0.33 ppm INL and 7.5 nV/√Hz noise with a ±10 V output span. It has 0.05 ppm/°C temperature stability and settles in 1 µs. Current consumption is 4.2 mA from 30 V supplies, excluding power required for external reference buffers.
机译:本文提出了一种用于精密校准系统的20b无时钟DAC。该架构是带有14b R-2R subDAC的6b并联电阻分压器。这种架构本质上具有良好的噪声和温度稳定性。讨论了非线性的主要原因。单个电流输出校准DAC可以校正随机电阻失配和系统电阻非线性。强制和感应开关拓扑结构通过CMOS开关电阻克服了INL的问题。 DAC采用5 V CMOS器件和Si-Cr薄膜电阻通过0.6 µm 30 V BiCMOS工艺实现。在±10 V的输出范围内,它实现了0.33 ppm INL和7.5 nV /√Hz噪声。它具有0.05 ppm /°C的温度稳定性,稳定时间为1 µs。 30 V电源的电流消耗为4.2 mA,不包括外部基准缓冲器所需的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号