首页> 外文期刊>Solid-State Circuits, IEEE Journal of >Resonant-Clock Design for a Power-Efficient, High-Volume x86-64 Microprocessor
【24h】

Resonant-Clock Design for a Power-Efficient, High-Volume x86-64 Microprocessor

机译:高效时钟,大容量x86-64微处理器的谐振时钟设计

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

AMD's 32-nm x86-64 core code-named “Piledriver” features a resonant global clock distribution to reduce clock distribution power while maintaining a low clock skew. To support a wide range of operating frequencies expected of the core, the global clock system operates in two modes: a resonant-clock (rclk) mode for energy-efficient operation over a desired frequency range and a conventional, direct-drive mode (cclk) to support low-frequency operation. This dual-mode feature was implemented with minimal area impact to achieve both reduced average power dissipation and improved power-constrained performance. In Piledriver, resonant clocking achieves a peak 25% global clock power reduction at 75 $^{circ}$ C, which translates to a 4.5% reduction in average application core power.
机译:AMD的32纳米x86-64内核代号为“ Piledriver”,具有共振的全局时钟分配功能,可在降低时钟分配功率的同时保持较低的时钟偏移。为了支持内核预期的广泛工作频率,全局时钟系统以两种模式运行:谐振时钟(rclk)模式,用于在所需频率范围内进行节能操作,以及传统的直接驱动模式(cclk) )以支持低频操作。该双模式功能实现时对面积的影响最小,以实现降低的平均功耗和改善的功耗受限性能。在打桩机中,谐振时钟在75°C时将全局时钟功耗降低了25%,这意味着平均应用内核功耗降低了4.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号