...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 1 mW 71.5 dB SNDR 50 MS/s 13 bit Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC
【24h】

A 1 mW 71.5 dB SNDR 50 MS/s 13 bit Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC

机译:基于SAR辅助管线ADC的1 mW 71.5 dB SNDR 50 MS / s 13位全差分环放大器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a 13 bit 50 MS/s fully differential ring amplifier based SAR-assisted pipeline ADC, implemented in 65 nm CMOS. We introduce a new fully differential ring amplifier, which solves the problems of single-ended ring amplifiers while maintaining the benefits of high gain, fast slew based charging and an almost rail-to-rail output swing. We implement a switched-capacitor (SC) inter-stage residue amplifier that uses this new fully differential ring amplifier to give accurate amplification without calibration. In addition, a new floated detect-and-skip (FDAS) capacitive DAC (CDAC) switching method reduces the switching energy and improves linearity of first-stage CDAC. With these techniques, the prototype ADC achieves measured SNDR, SNR, and SFDR of 70.9 dB (11.5b), 71.3 dB and 84.6 dB, respectively, with a Nyquist frequency input. The prototype achieves 13 bit linearity without calibration and consumes 1 mW. This measured performance is equivalent to Walden and Schreier FoMs of 6.9 fJ/conversionstep and 174.9 dB, respectively.
机译:本文提出了一种基于65纳米CMOS的13位50 MS / s全差分环形放大器的SAR辅助流水线ADC。我们推出了一种新型的全差分环形放大器,该放大器解决了单端环形放大器的问题,同时保持了高增益,基于快速转换的充电以及几乎轨至轨输出摆幅的优势。我们实现了一种开关电容器(SC)级间残留放大器,该放大器使用这种新型的全差分环形放大器来提供准确的放大而无需校准。此外,一种新的浮动式检测和跳过(FDAS)电容DAC(CDAC)开关方法可降低开关能量并提高第一级CDAC的线性度。利用这些技术,原型ADC使用Nyquist频率输入时,其实测SNDR,SNR和SFDR分别为70.9 dB(11.5b),71.3 dB和84.6 dB。该原型无需校准即可实现13位线性度,功耗为1 mW。测得的性能分别相当于6.9 fJ /转换步长和174.9 dB的Walden和Schreier FoM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号