首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 75.3-dB SNDR 24-MS/s Ring Amplifier-Based Pipelined ADC Using Averaging Correlated Level Shifting and Reference Swapping for Reducing Errors From Finite Opamp Gain and Capacitor Mismatch
【24h】

A 75.3-dB SNDR 24-MS/s Ring Amplifier-Based Pipelined ADC Using Averaging Correlated Level Shifting and Reference Swapping for Reducing Errors From Finite Opamp Gain and Capacitor Mismatch

机译:一个基于75.3 dB SNDR 24-MS / s环形放大器的流水线ADC,采用平均相关电平转换和基准交换来减少有限的运算放大器增益和电容器不匹配引起的误差

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes averaging correlated level shifting (ACLS) and reference swapping (RS) techniques for simultaneously reducing errors from the finite opamp gain and capacitor mismatch in a pipelined analog-to-digital converter (ADC). The ACLS technique reduces the sensitivity of ADC accuracy to the opamp gain by averaging the finite opamp gain errors in two amplifying phases, where the error in the second amplifying phase is designed to have the opposite polarity to the one in the first amplifying phase. Meanwhile, ACLS also decreases the (vamp's thermal noise. In addition, the RS utilizes the averaging operation to reduce capacitor random mismatch error and combines a simple capacitor layout arrangement to decrease capacitor gradient mismatch error. Using the ACLS and RS techniques, a 16-bit ring amplifier-based pipelined ADC without calibration is realized in a 90-nm CMOS technology. Operating at 24 MS/s for a 10-MHz sine wave input, the proposed ADC achieves a 74.3-dB signal-to-noise-and-distortion ratio (SNDR) and 85.5-d13 spurious free dynamic range (SFDR), and consumes 5.1 mW, yielding Walden and Schreier figure of merits of 50.1 fJ/conversion-step and 168 dB, respectively.
机译:本文提出了平均相关电平转换(ACLS)和参考交换(RS)技术,以同时减少流水线模数转换器(ADC)中的有限运算放大器增益和电容器失配带来的误差。 ACLS技术通过平均两个放大阶段的有限运算放大器增益误差来降低ADC精度对运算放大器增益的敏感度,其中第二个放大阶段的误差被设计为与第一个放大阶段的极性相反。同时,ACLS还降低了(鞋面的热噪声。)此外,RS利用平均运算来减少电容器的随机失配误差,并结合了简单的电容器布局布置以减少电容器的梯度失配误差。使用ACLS和RS技术,可实现16-无需校准的基于位环放大器的流水线ADC采用90nm CMOS技术实现,对于10MHz正弦波输入,其工作速率为24MS / s,拟议ADC达到74.3dB的信噪比失真比(SNDR)和85.5-d13无寄生动态范围(SFDR),功耗为5.1 mW,Walden和Schreier的品质因数分别为50.1 fJ /转换步长和168 dB。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号