首页> 外文期刊>IEEE Journal of Solid-State Circuits >An 11000-fuse electrically erasable programmable logic device (EEPLD) with an extended macrocell
【24h】

An 11000-fuse electrically erasable programmable logic device (EEPLD) with an extended macrocell

机译:具有扩展宏单元的11000熔丝电可擦可编程逻辑器件(EEPLD)

获取原文
获取原文并翻译 | 示例
           

摘要

A high-performance electrically erasable programmable logic device (EEPLD) has been designed and fabricated using a 1.5- mu m n-well CMOS technology. The chip has 11040 fuses which are used not only in the logic array but also in the input/output macrocell. Typical access time for the nonregistered version is 35 ns with a power dissipation of 450 mW. There are 16 input/output macrocells which are architecturally defined by 128 electrically programmable fuses. Die size is 130*230 mils.
机译:高性能电可擦除可编程逻辑器件(EEPLD)已使用1.5微米n阱CMOS技术进行了设计和制造。该芯片具有11040熔断器,不仅用于逻辑阵列,而且还用于输入/输出宏单元。非注册版本的典型访问时间为35 ns,功耗为450 mW。有16个输入/输出宏单元,在结构上由128个电可编程熔丝定义。模具尺寸为130 * 230密​​耳。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号