...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 12-Bit, 300-MS/s Single-Channel Pipelined-SAR ADC With an Open-Loop MDAC
【24h】

A 12-Bit, 300-MS/s Single-Channel Pipelined-SAR ADC With an Open-Loop MDAC

机译:具有开环MDAC的12位,300MS / s单通道流水线SAR ADC

获取原文
获取原文并翻译 | 示例
           

摘要

Compared to pipelined analog-to-digital converters (ADCs), pipelined- successive approximation register (SAR) ADCs have been actively explored for better energy efficiency in recent years. Nonetheless, the pipelined-SAR architecture inherently limits the sampling speed of the ADC due to the slow operation of the first SAR ADC, which becomes an increasingly important limitation with the recent expansion of high-speed applications. In this paper, we introduce our new design of a pipelined-SAR ADC to enable faster speed. New loop-unrolled architecture with the split capacitor is used for the first SAR ADC to improve the speed. A resistive open-loop multiplying digital to -analog converter with a new calibration scheme is designed to reduce the power consumption at high speed. As a result, the 65-nm design can achieve 300-MS/s sampling rate with a single channel. It is among the fastest pipelined-SAR ADC design so far. The peak signal-to-noise-and-distortion ratio is 63.6 dI3 with a 10-MHz input. It consumes 12.5-mW power from a 1.2-V supply to achieve a power efficiency of 34 fJ/conversion-step.
机译:与流水线模数转换器(ADC)相比,近年来,人们积极探索流水线逐次逼近寄存器(SAR)ADC,以提高能源效率。尽管如此,由于第一个SAR ADC的慢速运行,流水线SAR体系结构固有地限制了ADC的采样速度,这随着最近高速应用的扩展而变得越来越重要。在本文中,我们介绍了流水线SAR ADC的新设计,以实现更快的速度。第一个SAR ADC使用具有分流电容器的新型环路展开架构,以提高速度。设计了具有新校准方案的电阻式开环乘法数模转换器,以降低高速功耗。结果,65纳米设计可通过单个通道实现300-MS / s的采样率。它是迄今为止最快的流水线SAR ADC设计之一。输入为10 MHz时,峰值信噪比和失真比为63.6 dI3。它从1.2V电源消耗12.5mW的功率,以实现34 fJ /转换步的功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号