首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 50-fJ 10-b 160-MS/s Pipelined-SAR ADC Decoupled Flip-Around MDAC and Self-Embedded Offset Cancellation
【24h】

A 50-fJ 10-b 160-MS/s Pipelined-SAR ADC Decoupled Flip-Around MDAC and Self-Embedded Offset Cancellation

机译:50-fJ 10-b 160-MS / s流水线SAR ADC解耦的翻转式MDAC和自嵌入失调对消

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a time-interleaved pipelined-SAR ADC with on-chip offset cancellation technique. The design reuses the SAR ADC to perform offset cancellation, thus saving calibration costs. The inter-stage gain of 8 is implemented in a 6-bit capacitive DAC with a flip-around operation. A capacitive attenuation used in both the first and second DACs significantly reduces the power dissipation and optimizes conversion speed. The detailed circuit implementation of the subthreshold op-amp is discussed, and the possible limits caused by nonidealities are analyzed for a proper correction in the design. These include the inter-stage-gain error and various channel mismatches of offset, gain, and timing. Measurements of a 65-nm CMOS prototype operating at 160 MS/s and 1.1-V supply show an SNDR of 55.4 dB and 2.72 mW total power consumption.
机译:本文提出了一种采用片上失调对消技术的时间交错流水线SAR ADC。该设计重复使用SAR ADC来执行失调消除,从而节省了校准成本。在具有翻转操作的6位电容DAC中实现了8级的级间增益。第一和第二DAC中使用的电容性衰减可显着降低功耗并优化转换速度。讨论了亚阈值运算放大器的详细电路实现,并分析了由非理想因素引起的可能限制,以便在设计中进行适当的校正。这些包括级间增益误差以及失调,增益和时序的各种通道失配。对以160 MS / s和1.1V电源工作的65 nm CMOS原型的测量显示,SNDR为55.4 dB,总功耗为2.72 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号