...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >256-Mb DRAM circuit technologies for file applications
【24h】

256-Mb DRAM circuit technologies for file applications

机译:用于文件应用程序的256 Mb DRAM电路技术

获取原文
获取原文并翻译 | 示例

摘要

256-Mb DRAM circuit technologies characterized by low power and high fabrication yield for file applications are described. The newly proposed and developed circuits are a self-reverse-biasing circuit for word drivers and decoders to suppress the subthreshold current to 3% of the conventional scheme, and a subarray-replacement redundancy technique that doubles chip yield and consequently reduces manufacturing costs. An experimental 256-Mb DRAM has been designed and fabricated by combining the proposed circuit techniques and a 0.25- mu m phase-shift optical lithography, and its basic operations are verified. A 0.72- mu m/sup 2/ double-cylindrical recessed stacked-capacitor (RSTC) cell is used to ensure a storage capacitance of 25 fF/cell. A typical access time under a 2-V power supply voltage was 70 ns. With the proper device characteristics, the simulated performances of the 256-Mb DRAM operating with a 1.5-V power supply voltage are a data-retention current of 53 mu A and an access time of 48 ns.
机译:描述了以文件应用的低功耗和高制造良率为特征的256 Mb DRAM电路技术。新提出和开发的电路是一种用于字驱动器和解码器的自反向偏置电路,用于将亚阈值电流抑制到传统方案的3%,并且是一种子阵列替换冗余技术,可将芯片良率提高一倍,从而降低制造成本。通过结合提出的电路技术和0.25μm相移光刻技术,设计并制造了实验性的256Mb DRAM,并验证了其基本操作。 0.72μm/ sup 2 /双圆柱凹入式堆叠电容器(RSTC)电池用于确保25 fF /电池的存储电容。在2V电源电压下的典型访问时间为70 ns。借助适当的设备特性,以1.5V电源电压运行的256 Mb DRAM的仿真性能为53μA的数据保持电流和48 ns的访问时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号