首页> 外文期刊>IEEE Transactions on Parallel and Distributed Systems >Multi-Core Embedded Wireless Sensor Networks: Architecture and Applications
【24h】

Multi-Core Embedded Wireless Sensor Networks: Architecture and Applications

机译:多核嵌入式无线传感器网络:体系结构和应用

获取原文
获取原文并翻译 | 示例
           

摘要

Technological advancements in the silicon industry, as predicted by Moore's law, have enabled integration of billions of transistors on a single chip. To exploit this high transistor density for high performance, embedded systems are undergoing a transition from single-core to multi-core. Although a majority of embedded wireless sensor networks (EWSNs) consist of single-core embedded sensor nodes, multi-core embedded sensor nodes are envisioned to burgeon in selected application domains that require complex in-network processing of the sensed data. In this paper, we propose an architecture for heterogeneous hierarchical multi-core embedded wireless sensor networks (MCEWSNs) as well as an architecture for multi-core embedded sensor nodes used in MCEWSNs. We elaborate several compute-intensive tasks performed by sensor networks and application domains that would especially benefit from multi-core embedded sensor nodes. This paper also investigates the feasibility of two multi-core architectural paradigms—symmetric multiprocessors (SMPs) and tiled many-core architectures (TMAs)—for MCEWSNs. We compare and analyze the performance of an SMP (an Intel-based SMP) and a TMA (Tilera's TILEPro64) based on a parallelized information fusion application for various performance metrics (e.g., runtime, speedup, efficiency, cost, and performance per watt). Results reveal that TMAs exploit data locality effectively and are more suitable for MCEWSN applications that require integer manipulation of sensor data, such as information fusion, and have little or no communication between the parallelized tasks. To demonstrate the practical relevance of MCEWSNs, this paper also discusses several state-of-the-art multi-core embedded sensor node prototypes developed in academia and industry. We further discuss research challenges and future research directions for MCEWSNs.
机译:正如摩尔定律所预言的那样,硅产业的技术进步已使数十亿个晶体管集成在单个芯片上。为了将这种高晶体管密度用于高性能,嵌入式系统正在经历从单核到多核的转变。尽管大多数嵌入式无线传感器网络(EWSN)均由单核嵌入式传感器节点组成,但可以预见,在需要对传感数据进行复杂的网络内处理的选定应用程序域中,多核嵌入式传感器节点已迅速发展。在本文中,我们提出了用于异构分层多核嵌入式无线传感器网络(MCEWSN)的体系结构以及用于MCEWSN的多核嵌入式传感器节点的体系结构。我们详细阐述了传感器网络和应用程序域执行的一些计算密集型任务,这些任务将特别受益于多核嵌入式传感器节点。本文还研究了MCEWSN的两个多核体系结构范例(对称多处理器(SMP)和平铺式多核体系结构(TMA))的可行性。我们基于并行信息融合应用程序比较和分析SMP(基于Intel的SMP)和TMA(Tilera的TILEPro64)的性能,以获取各种性能指标(例如,运行时,加速,效率,成本和每瓦性能) 。结果表明,TMA有效地利用了数据局部性,并且更适合于需要对传感器数据进行整数操作(例如信息融合)且并行任务之间很少或没有通信的MCEWSN应用程序。为了证明MCEWSN的实用意义,本文还讨论了学术界和工业界开发的几种最新的多核嵌入式传感器节点原型。我们将进一步讨论MCEWSN的研究挑战和未来的研究方向。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号