...
首页> 外文期刊>Optimization and Engineering >Transistor sizing of custom high-performance digital circuits with parametric yield considerations
【24h】

Transistor sizing of custom high-performance digital circuits with parametric yield considerations

机译:考虑参数成品率的定制高性能数字电路的晶体管尺寸

获取原文
获取原文并翻译 | 示例

摘要

Transistor sizing is a classic computer-aided design problem that has received much attention in the literature. Given the increasing importance of process variation in deep sub-micron circuits and the wide-spread use of statistical methods, the sizing problem for such circuits warrants revisiting. This paper addresses transistor sizing as one that can be solved via interior point nonlinear optimization with an objective function that is directly dependent on statistical process variation. Our technique automatically adjusts transistor sizes to maximize parametric yield at a given timing performance, or to maximize performance at a required parametric yield. Our results show that for process variation sensitive circuits, consisting of thousands of independently tunable transistors, a statistically aware tuner can give more robust, higher yield solutions when compared to deterministic circuit tuning and is thus an attractive alternative to the Monte Carlo methods that are typically used to size transistors in such circuits. To the best of our knowledge, this is the first working system to optimize transistor sizes in custom circuits using a process variation aware tuner.
机译:晶体管的尺寸确定是经典的计算机辅助设计问题,在文献中受到了很多关注。考虑到深亚微米电路中工艺变化的重要性日益提高以及统计方法的广泛使用,此类电路的尺寸问题值得再次探讨。本文将晶体管尺寸定为可通过内​​部点非线性优化解决的一个问题,其目标函数直接取决于统计过程的变化。我们的技术会自动调整晶体管的尺寸,以在给定的时序性能下最大化参数产量,或在所需的参数产量下最大化性能。我们的结果表明,对于由数千个独立可调晶体管组成的过程变化敏感电路,与确定性电路调整相比,统计上知道的调谐器可以提供更强大,更高良率的解决方案,因此是通常采用的蒙特卡洛方法的一种有吸引力的替代方法用于确定此类电路中晶体管的尺寸。据我们所知,这是第一个使用具有过程变化意识的调谐器来优化定制电路中晶体管尺寸的工作系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号