【24h】

Subnanosecond time-to-digital converter implemented in a Kintex-7 FPGA

机译:在Kintex-7 FPGA中实现的亚秒级时间数字转换器

获取原文
获取原文并翻译 | 示例

摘要

Time-to-digital converters (TDCs) are used in various fields, including high-energy physics. One advantage of implementing TDCs in field-programmable gate arrays (FPGAs) is the flexibility on the modification of the logics, which is useful to cope with the changes in the experimental conditions. Recent FPGAs make it possible to implement TDCs with a time resolution less than 10 ps. On the other hand, various drift chambers require a time resolution of O(0.1) ns, and a simple and easy-to-implement TDC is useful for a robust operation. Herein an eight-channel TDC with a variable bin size down to 0.28 ns is implemented in a Xilinx Kintex-7 FPGA and tested. The TDC is based on a multisampling scheme with quad phase clocks synchronised with an external reference clock. Calibration of the bin size is unnecessary if a stable reference clock is available, which is common in high-energy physics experiments. Depending on the channel, the standard deviation of the differential nonlinearity for a 0.28 ns bin size is 0.13-0.31. The performance has a negligible dependence on the temperature. The power consumption and the potential to extend the number of channels are also discussed.
机译:时数转换器(TDC)用于各种领域,包括高能物理。在现场可编程门阵列(FPGA)中实现TDC的优点之一是逻辑修改的灵活性,这对于应对实验条件的变化非常有用。最新的FPGA使实现时间分辨率小于10 ps的TDC成为可能。另一方面,各种漂移室需要O(0.1)ns的时间分辨率,而简单且易于实现的TDC对于鲁棒性操作很有用。本文中,在Xilinx Kintex-7 FPGA中实现了具有低至0.28 ns的可变bin大小的八通道TDC,并进行了测试。 TDC基于多重采样方案,其中四相时钟与外部参考时钟同步。如果可以使用稳定的参考时钟,则无需对料仓大小进行校准,这在高能物理实验中很常见。根据通道的不同,箱尺寸为0.28 ns时,差分非线性的标准偏差为0.13-0.31。性能对温度的影响可忽略不计。还讨论了功耗和扩展通道数量的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号