首页> 外文期刊>Nuclear Instruments & Methods in Physics Research >A 256 Pixelated SPAD readout ASIC with in-Pixel TDC and embedded digital signal processing for uniformity and skew correction
【24h】

A 256 Pixelated SPAD readout ASIC with in-Pixel TDC and embedded digital signal processing for uniformity and skew correction

机译:具有像素内TDC和嵌入式数字信号处理功能的256个像素化SPAD读出ASIC,可实现均匀性和偏斜校正

获取原文
获取原文并翻译 | 示例

摘要

Coincidence timing resolution (CTR) of 10 ps FWHM would drastically increase the contrast of images in preclinical and clinical positron emission tomography (PET) due to the capability to localize the annihilation site along the line of response with unprecedented accuracy. Currently, the scintillators and the photodetectors with their electronic readout are the two limiting factors to reach such a timing resolution. On the photodetector side, the single photon timing resolution (SPTR) must be improved below 4 ps RMS to reach a CTR of 10 ps FWHM. To this end, we propose to use a 3D digital silicon photomultiplier (3DdSiPM) where each single photon avalanche diode (SPAD) has its own quenching circuit (QC) and time-to-digital converter (TDC). To reach an SPTR of 4 ps RMS in an array of SPAD requires to correct each readout pixel individually to minimize the impact of TDC least significant bit (LSB) non-uniformities and SPAD-to-SPAD skew. For this purpose, we developed an array of 256 pixels of SPAD readout circuits optimized for high timing precision with embedded digital signal processing. The latter is a code-to-time conversion where each pixel is individually corrected for TDC LSB variation and skew. Measurement results on single pixels (QC and TDC) show timing jitter down to 8 ps RMS. The uncorrected array timing jitter is about 87 ps RMS and is reduced to 18 ps RMS after skew correction and TDC LSB correction.
机译:10 ps FWHM的重合时序分辨率(CTR)将大大提高临床前和临床正电子发射断层扫描(PET)中图像的对比度,这是因为它能够沿响应线以前所未有的精度定位an灭部位。当前,闪烁体和光电检测器及其电子读数是达到这种定时分辨率的两个限制因素。在光电探测器方面,必须将单光子定时分辨率(SPTR)提高到低于4 ps RMS,才能达到10 ps FWHM的CTR。为此,我们建议使用3D数字硅光电倍增器(3DdSiPM),其中每个单光子雪崩二极管(SPAD)都有其自己的灭弧电路(QC)和时间数字转换器(TDC)。为了在SPAD阵列中达到4 ps RMS的SPTR,需要分别校正每个读出像素,以最小化TDC最低有效位(LSB)不一致和SPAD到SPAD偏斜的影响。为此,我们开发了一个256像素的SPAD读出电路阵列,该阵列针对嵌入式数字信号处理的高定时精度进行了优化。后者是代码到时间的转换,其中每个像素都针对TDC LSB变化和偏斜进行了单独校正。对单个像素(QC和TDC)的测量结果显示,时序抖动低至8 ps RMS。未校正的阵列定时抖动约为87 ps RMS,在偏斜校正和TDC LSB校正后可降至18 ps RMS。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号