首页> 外文期刊>Microprocessors and microsystems >Low power and low area VLSI implementation of vedic design FIR filter for ECG signal de-noising
【24h】

Low power and low area VLSI implementation of vedic design FIR filter for ECG signal de-noising

机译:用于ECG信号降噪的吠陀设计FIR滤波器的低功耗和低面积VLSI实现

获取原文
获取原文并翻译 | 示例
           

摘要

In recent years, Finite Impulse Response (FIR) filter plays a major role in signal processing applications. Earlier many research papers are described the different types of FIR filter design. But, none of the paper explained about signal denoising application with an effective multiplier design. In this paper, Vedic Design - Carry Lookahead Adder FIR filter architecture is introduced to perform the FIR filter operation with Electro Cardiogram (ECG) signal de-noising application. By usingthe MATLAB program, the input ECG signal is read and Additive White Gaussian Noise (AWGN) is added to the input signal. The denoising process is implemented in Verilog and the obtained output is written in text files. For de-noising the signal, the binary text values are read in MATLAB. With the help of Verilog code, FPGA performance (WT, flip flop, slices, and frequency) and ASIC performance (area, power, and delay) are evaluated. For ASIC implementation, 180nm and 45nm technology are used and for FPGA implementation Virtex-4, Virtex-5, and Virtex-6 devices are used to evaluate the performance. The Mean Square Error (MSE), Bit Error Rate (BER), and Signal to Noise Ratio (SNR) performance are calculated from the de-noised signal. In 180nm technology, 42.39% of the area, 29.53% of delay, 43.89% of APP, 70.41% of ADP reduced in VD-CLA-FIR. In 45 nm technology, 13.2% of the area, 32.25% of the delay, 24.37% of APP, and 39.02% of ADP reduced in VD-CLA-FIR method compared to the conventional methods. (C) 2019 Elsevier B.V. All rights reserved.
机译:近年来,有限脉冲响应(FIR)滤波器在信号处理应用中起着重要作用。先前有许多研究论文描述了不同类型的FIR滤波器设计。但是,没有一篇论文解释有效的乘法器设计对信号降噪的应用。在本文中,介绍了Vedic Design-携带超前加法器FIR滤波器架构,以利用心电图(ECG)信号去噪应用程序执行FIR滤波器操作。通过使用MATLAB程序,读取输入的ECG信号,并将加性高斯白噪声(AWGN)添加到输入信号。去噪处理是在Verilog中实现的,并将获得的输出写入文本文件中。为了使信号消噪,在MATLAB中读取二进制文本值。借助Verilog代码,可以评估FPGA性能(WT,触发器,片段和频率)和ASIC性能(面积,功率和延迟)。对于ASIC实施,使用180nm和45nm技术,对于FPGA实施,使用Virtex-4,Virtex-5和Virtex-6器件来评估性能。均方误差(MSE),误码率(BER)和信噪比(SNR)性能是根据降噪后的信号计算得出的。在180nm技术中,VD-CLA-FIR减少了面积的42.39%,延迟的29.53%,APP的43.89%,ADP的70.41%。在45 nm技术中,与传统方法相比,VD-CLA-FIR方法减少了13.2%的面积,32.25%的延迟,24.37%的APP和39.02%的ADP。 (C)2019 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号