...
首页> 外文期刊>Microprocessors and microsystems >Pseudo-online testing methodologies for various components of field programmable gate arrays
【24h】

Pseudo-online testing methodologies for various components of field programmable gate arrays

机译:现场可编程门阵列各个组件的伪在线测试方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper describes novel pseudo-online built-in self-test based techniques for detecting and locating multiple faults in lookup tables (LUTs), interconnects and dedicated clock lines of field programmable gate arrays (FPGAs). The techniques use the partial reconfiguration capabilities of modern FPGAs. The methods proposed in this paper find extensive applications in safety critical systems like space probes, which comprises of several subcircuits mapped onto the FPGA and employs online checkers to report misbehaviour of any of these subcircuits. When an online checker reports misbehaviour of one such subcircuit, the methods proposed in this paper attempt to detect and locate the faults, if any, within the faulty subcircuit without shutting down the other subcircuits. The methods presented in the paper preserve the routing structure of the configured application in-place. Experimentally, it is shown that the proposed methods provide good fault-coverage in identifying faults in LUTs, interconnects and dedicated clock lines.
机译:本文介绍了一种新颖的基于伪在线内置自检的技术,用于检测和定位查找表(LUT),互连和现场可编程门阵列(FPGA)的专用时钟线中的多个故障。该技术使用了现代FPGA的部分重新配置功能。本文提出的方法可在诸如空间探头之类的安全关键系统中找到广泛的应用,该系统由映射到FPGA的几个子电路组成,并使用在线检查器报告这些子电路中任何一个的不良行为。当在线检查器报告一个这样的子电路的不正常行为时,本文提出的方法将尝试检测并定位故障子电路中的故障(如果有),而无需关闭其他子电路。本文中介绍的方法保留了已配置应用程序的路由结构。从实验上可以看出,所提出的方法在识别LUT,互连和专用时钟线中的故障时提供了良好的故障覆盖率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号