首页> 外文期刊>Nuclear Science, IEEE Transactions on >Single Event Test Methodologies and System Error Rate Analysis for Triple Modular Redundant Field Programmable Gate Arrays
【24h】

Single Event Test Methodologies and System Error Rate Analysis for Triple Modular Redundant Field Programmable Gate Arrays

机译:三重模块冗余现场可编程门阵列的单事件测试方法和系统错误率分析

获取原文
获取原文并翻译 | 示例
           

摘要

We present a test methodology for estimating system error rates of Field Programmable Gate Arrays (FPGAs) mitigated with Triple Modular Redundancy (TMR). The test methodology is founded in a mathematical model, which is also presented. Accelerator data from 90 nm Xilinx Military/Aerospace grade FPGA are shown to fit the model. Fault injection (FI) results are discussed and related to the test data. Design implementation and the corresponding impact of multiple bit upset (MBU) are also discussed.
机译:我们提出了一种测试方法,用于估计通过三重模块冗余(TMR)缓解的现场可编程门阵列(FPGA)的系统错误率。测试方法建立在数学模型的基础上,并给出了数学模型。显示了来自90 nm Xilinx军事/航空级FPGA的加速器数据可拟合该模型。讨论了故障注入(FI)结果并将其与测试数据相关。还讨论了设计实现以及多位翻转(MBU)的相应影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号