首页> 外文期刊>Microprocessors and microsystems >Low-cost FPGA stereo vision system for real time disparity maps calculation
【24h】

Low-cost FPGA stereo vision system for real time disparity maps calculation

机译:用于实时视差图计算的低成本FPGA立体视觉系统

获取原文
获取原文并翻译 | 示例

摘要

Several applications demand efficient hardware implementations of stereo vision systems in order to furnish real time three-dimensional measurements. This paper proposes a complete fast low-cost stereo vision system that performs stereo image rectification with tangential and radial distortion removal, computes dense disparity maps using the Sum of Absolute Differences as the dissimilarity metric, and, finally, exploits a novel injective consistency check purpose-designed for eliminating unreliable disparity values. The proposed system has been realized and hardware tested for several images resolutions and disparity ranges. When 1280 × 720 grayscale images are processed with the disparity range equal to 30, the system allows a frame rate up to 97 fps@89 MHz to be reached. It has been realized on a single low-cost XilinxVirtex-4 XC4VLX60 FPGA chip and it occupies 63 DSPs, 128 BRAMs and 15728 slices.
机译:一些应用需要立体视觉系统的高效硬件实现,以提供实时的三维测量。本文提出了一个完整的快速低成本立体视觉系统,该系统执行具有切向和径向畸变消除功能的立体图像校正,使用绝对差之和作为差异度量来计算密集的差异图,最后,开发一种新颖的注入一致性检查目的-设计用于消除不可靠的视差值。所提出的系统已经实现,并针对几种图像分辨率和视差范围进行了硬件测试。在视差范围等于30的情况下处理1280×720灰度图像时,系统允许达到97 fps @ 89 MHz的帧速率。它已在单个低成本XilinxVirtex-4 XC4VLX60 FPGA芯片上实现,并且占用63个DSP,128个BRAM和15728个slice。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号