首页> 外文期刊>Microprocessors and microsystems >An application specific instruction set processor based implementation for signal detection in multiple antenna systems
【24h】

An application specific instruction set processor based implementation for signal detection in multiple antenna systems

机译:基于特定指令集处理器的实现,用于多天线系统中的信号检测

获取原文
获取原文并翻译 | 示例

摘要

In comparison to single antenna systems, a wireless multiple-input multiple-output (MIMO) system provides higher throughput at no additional cost of bandwidth, but the high complexity of the detection algorithms poses a major challenge to the hardware implementation. Maximum likelihood (ML) MIMO detection guarantees optimal performance but implies huge processing complexity, which makes acceptable this approach only when the number of transmitting antennas is low and the adopted modulation scheme has a small cardinality. Sphere decoding (SD) is an efficient method that significantly reduces the average processing complexity with no performance penalty. Most of known sphere decoders have been implemented as application specific integrated circuits (ASICs), but the need for high degree of flexibility in MIMO detection makes interesting also application specific instruction set processor (ASIP) implementations. A single programmable ASIP can hardly reach the same processing speed as a fully dedicated ASIC; thus, parallel architectures with multiple concurrent ASIPs must be conceived to guarantee sufficient data throughput. The objective of this paper is to present a new ASIP-based implementation for the detection of MIMO signals. The processor supports multiple lattice modulation schemes (up to 64-QAM) and up to four transmitting antennas and it is able to run both ML and close to ML algorithms. A parallel architecture has been also designed with multiple ASIPs, which concurrently execute the detection algorithm on received symbols, a central unit acting as task scheduler, and a buffer for the compensation of non constant throughput. A dedicated bus handles the communication among allocated units. Each ASIP occupies a silicon area of 0.093 mm2 and runs at 400 MHz when implemented on a 90 nm CMOS technology. Achievable throughput depends on the adopted MIMO system and on the number of allocated ASIPs: a detector with 10 ASIPs programmed to run ML detection on a 4 × 4 MIMO system with 64-QAM modulation offers a throughput of 78 Mbps at signal-to-noise ratio SNR = 18 dB.
机译:与单天线系统相比,无线多输入多输出(MIMO)系统在不增加带宽成本的情况下提供了更高的吞吐量,但是检测算法的高复杂性给硬件实现带来了重大挑战。最大似然(ML)MIMO检测可确保最佳性能,但蕴含巨大的处理复杂性,仅当发射天线的数量较少且采用的调制方案的基数较小时,这种方法才可以接受。球形解码(SD)是一种有效的方法,可以显着降低平均处理复杂度,而不会降低性能。大多数已知的球形解码器已经实现为专用集成电路(ASIC),但是MIMO检测对高度灵活性的需求也使专用指令集处理器(ASIP)的实现变得有趣。单个可编程ASIP几乎无法达到与专用ASIC相同的处理速度。因此,必须构想具有多个并发ASIP的并行体系结构,以保证足够的数据吞吐量。本文的目的是提出一种新的基于ASIP的MIMO信号检测实现。该处理器支持多种晶格调制方案(高达64-QAM)和多达四个发射天线,并且能够运行ML和接近ML算法。还设计了具有多个ASIP的并行体系结构,这些ASIP对接收的符号同时执行检测算法,充当任务调度程序的中央单元以及用于补偿非恒定吞吐量的缓冲区。专用总线处理分配的单元之间的通信。当采用90 nm CMOS技术实现时,每个ASIP占用的硅面积为0.093 mm2,并以400 MHz运行。可实现的吞吐量取决于所采用的MIMO系统和已分配的ASIP数量:具有10个ASIP的检测器被编程为在具有64-QAM调制的4×4 MIMO系统上运行ML检测,信噪比下的吞吐量为78 Mbps SNR = 18 dB

著录项

  • 来源
    《Microprocessors and microsystems》 |2012年第3期|p.245-256|共12页
  • 作者单位

    Dipartimento di Elettronica, Politecnico di Torino, 10129 Torino, Italy;

    Dipartimento di Elettronica, Politecnico di Torino, 10129 Torino, Italy;

    Dipartimento di Elettronica, Politecnico di Torino, 10129 Torino, Italy;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    MIM0 systems; ASIP; sphere decoder; VLSI;

    机译:MIM0系统;ASIP;球形解码器;超大规模集成电路;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号