首页> 外文期刊>Microprocessors and microsystems >Cross-architecture prediction based scheduling for energy efficient execution on single-ISA heterogeneous chip-multiprocessors
【24h】

Cross-architecture prediction based scheduling for energy efficient execution on single-ISA heterogeneous chip-multiprocessors

机译:基于跨体系结构预测的调度,可在单ISA异构芯片多处理器上高效执行

获取原文
获取原文并翻译 | 示例

摘要

In recent years, single-ISA heterogeneous chip multiprocessors (CMP) consisting of big high-performance cores and small power-saving cores on the same die have been proposed for the exploration of high energy-efficiency. On such heterogeneous platforms, an appropriate runtime scheduling policy lies at the heart of program executions to benefit from the processor heterogeneity. To date, most prior works addressing this problem concentrate on the performance enhancement; however, they lack detailed. justification of the runtime energy consumption and do not result in the most energy-efficient execution all the time. In this work, we pay attention to reducing the energy consumption for workloads running on heterogeneous CMPs and propose a scheduling algorithm based on dynamic execution behaviors to exploit better energy-efficiency. Our strategy is capable of significantly reducing the energy consumption while delivering comparable performance to a recently proposed heterogeneous scheduler (MLP-ratio), thus improving the energy-efficiency impressively. (C) 2015 Elsevier B.V. All rights reserved.
机译:近年来,为了探索高能效,已经提出了由大高性能核心和小节能核心组成的单ISA异构芯片多处理器(CMP)。在这样的异构平台上,适当的运行时调度策略是程序执行的核心,以从处理器的异构性中受益。迄今为止,解决该问题的大多数先前工作都集中在性能增强上。但是,它们缺少详细信息。合理的运行时间能耗,并不能始终实现最节能的执行。在这项工作中,我们注重降低在异构CMP上运行的工作负载的能耗,并提出了一种基于动态执行行为的调度算法,以提高能源效率。我们的策略能够显着降低能耗,同时提供与最近提出的异构调度程序(MLP-ratio)相当的性能,从而显着提高能源效率。 (C)2015 Elsevier B.V.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号