首页> 外文期刊>Microprocessors and microsystems >Anytime system level verification via parallel random exhaustive hardware in the loop simulation
【24h】

Anytime system level verification via parallel random exhaustive hardware in the loop simulation

机译:在循环仿真中通过并行随机穷举硬件随时进行系统级验证

获取原文
获取原文并翻译 | 示例

摘要

System level verification of cyber-physical systems has the goal of verifying that the whole (i.e., software + hardware) system meets the given specifications. Model checkers for hybrid systems cannot handle system level verification of actual systems. Thus, Hardware In the Loop Simulation (HILS) is currently the main workhorse for system level verification. By using model checking driven exhaustive HILS, System Level Formal Verification (SLFV) can be effectively carried out for actual systems.
机译:电子物理系统的系统级验证的目的是验证整个系统(即软件+硬件)是否满足给定的规范。混合系统的模型检查器无法处理实际系统的系统级验证。因此,硬件在环仿真(HILS)是目前用于系统级验证的主要工具。通过使用模型检查驱动的详尽HILS,可以针对实际系统有效地执行系统级形式验证(SLFV)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号