首页> 外文期刊>Microprocessors and microsystems >An FPGA-based architecture for embedded systems performance acceleration applied to Optimum-Path Forest classifier
【24h】

An FPGA-based architecture for embedded systems performance acceleration applied to Optimum-Path Forest classifier

机译:基于FPGA的嵌入式系统性能加速架构,应用于Optimum-Path Forest分类器

获取原文
获取原文并翻译 | 示例

摘要

Classification techniques development constitutes a foundation for machine learning evolution, which has become a major part of the current mainstream of Artificial Intelligence research lines. However, the computational cost associated with these techniques limits their use in resource constrained embedded platforms. As the classification task is often combined with other high computational cost functions, efficient performance of the main modules is fundamental requirements to achieve hard real-time speed for the whole system. Graph-based machine learning techniques offer a powerful framework for building classifiers. Optimum-Path Forest (OPF) is a graph-based classifier presenting the interesting ability to provide nonlinear classes separation surfaces. This work proposes a SoC/FPGA based design and implementation of an architecture for embedded applications, presenting a hardware converted algorithm for an OPF classifier. Comparison of the achieved results with an embedded processor software implementation shows accelerations of the OPF classification from 2.18 to 9 times, which permits to expect real-time performance to embedded applications. (C) 2017 Elsevier B.V. All rights reserved.
机译:分类技术的发展为机器学习的发展奠定了基础,而机器学习已成为当前人工智能研究主流的重要组成部分。但是,与这些技术相关的计算成本限制了它们在资源受限的嵌入式平台中的使用。由于分类任务通常与其他高计算成本功能结合在一起,因此,主要模块的有效性能是实现整个系统实时硬性的基本要求。基于图的机器学习技术为构建分类器提供了强大的框架。最佳路径森林(OPF)是基于图的分类器,它具有提供非线性类分离表面的有趣功能。这项工作提出了一种基于SoC / FPGA的设计和嵌入式应用架构的实现,并提出了一种用于OPF分类器的硬件转换算法。将所获得的结果与嵌入式处理器软件实施方案进行比较,可以将OPF分类从2.18加速到9倍,从而可以期望嵌入式应用程序具有实时性能。 (C)2017 Elsevier B.V.保留所有权利。

著录项

  • 来源
    《Microprocessors and microsystems》 |2017年第7期|261-271|共11页
  • 作者单位

    Univ Estadual Campinas, Sch Mech Engn, Dept Computat Mech, Rua Mendeleyev 200,Cidade Univ Zeferino Vaz, BR-13083860 Campinas, SP, Brazil|Univ Technol Compiegne, Sorbonne Univ, CNRS UMR Heudiasyc 7253, CS 60319, F-60203 Compiegne, France;

    Univ Technol Compiegne, Sorbonne Univ, CNRS UMR Heudiasyc 7253, CS 60319, F-60203 Compiegne, France;

    Univ Technol Compiegne, Sorbonne Univ, CNRS UMR Heudiasyc 7253, CS 60319, F-60203 Compiegne, France;

    Univ Estadual Campinas, Sch Mech Engn, Dept Computat Mech, Rua Mendeleyev 200,Cidade Univ Zeferino Vaz, BR-13083860 Campinas, SP, Brazil;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    FPGA Implementation; Machine learning; Classification; Optimum-Path Forest;

    机译:FPGA实现;机器学习;分类;最优路径林;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号