...
首页> 外文期刊>Microelectronics journal >Design And Analysis Of A Low-Swing Driver Scheme For Long Interconnects
【24h】

Design And Analysis Of A Low-Swing Driver Scheme For Long Interconnects

机译:长互连低摆幅驱动器方案的设计与分析

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Market forces are continually demanding devices with increased functionality/unit area; these demands have been satisfied through aggressive technology scaling which, unfortunately, has impacted adversely on the global interconnect delay subsequently reducing system performance. Line drivers have been used to mitigate the problems with delay; however, these have large power consumption. A solution to reducing the power dissipation of the drivers is to use lower supply voltages. However, by adopting a lower power supply voltage, the performance of the line drivers for global interconnects is impaired unless low-swing signalling techniques are implemented. The paper describes the design of a low-swing signalling scheme which consists of a low-swing driver, called the nLVSD driver which is an improved version of the MJ-driver [1] designed by Juan A. Montiel-Nelson and Jose C. Garcia. Subsequently, both low-swing driver schemes are analysed and compared focusing on their power consumption and performance characteristics, which are the main issues in present day IC design. A comparison between the two driver schemes showed that the nLVSD driver exhibited a 34% improvement regarding power consumption and a 28% improvement in delay when driving a 10 mm length of interconnect. A comparison between the two schemes was also undertaken in the presence of + 3a Process and Voltage (PV) variations. The analysis indicated that the nLVSD driver scheme was more robust than the MJ-driver with a 33% and 44% improvement with respect to power consumption and delay variations. In order to further improve the robustness of the nLVSD scheme against process variation, the scheme was further analysed to identify which process variables had the most impact on circuit delay and power consumption. For completeness the effects of process variation on interconnect delay and power consumption was also undertaken.
机译:市场力量对功能/单位面积不断增加的设备提出了不断的要求。这些要求已通过积极的技术扩展得到满足,但不幸的是,这对全局互连延迟产生了不利影响,进而降低了系统性能。线路驱动器已被用来缓解延迟问题。但是,这些具有很大的功耗。降低驱动器功耗的一种解决方案是使用较低的电源电压。但是,除非采用低摆幅信令技术,否则采用较低的电源电压会损害用于全局互连的线路驱动器的性能。本文描述了一种低摆信号方案的设计,该方案包括一个称为nLVSD驱动程序的低摆驱动程序,它是Juan A. Montiel-Nelson和Jose C设计的MJ驱动程序的改进版本[​​1]。加西亚。随后,针对这两种低摆幅驱动器方案进行了分析和比较,重点是它们的功耗和性能特征,这是当今IC设计中的主要问题。两种驱动器方案之间的比较表明,当驱动10 mm长的互连时,nLVSD驱动器的功耗降低了34%,延迟提高了28%。在存在+ 3a工艺和电压(PV)变化的情况下,还对两种方案进行了比较。分析表明,nLVSD驱动器方案比MJ驱动器更健壮,在功耗和延迟变化方面分别提高了33%和44%。为了进一步提高nLVSD方案对过程变化的鲁棒性,对该方案进行了进一步分析,以确定哪些过程变量对电路延迟和功耗有最大影响。为了完整起见,还考虑了工艺变化对互连延迟和功耗的影响。

著录项

  • 来源
    《Microelectronics journal》 |2011年第9期|p.1039-1048|共10页
  • 作者单位

    School of Electrical, Electronic and Computer Engineering, Newcastle University, Newcastle Upon Tyne NE1 7RU, United Kingdom;

    School of Electrical, Electronic and Computer Engineering, Newcastle University, Newcastle Upon Tyne NE1 7RU, United Kingdom;

    School of Electrical, Electronic and Computer Engineering, Newcastle University, Newcastle Upon Tyne NE1 7RU, United Kingdom;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Low-swing driver Low power Long interconnects Process variability;

    机译:低摆幅驱动器低功耗长距离互连工艺可变性;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号