...
首页> 外文期刊>Microelectronics journal >A scalable architecture for reducing power consumption in pipelined deep packet inspection system
【24h】

A scalable architecture for reducing power consumption in pipelined deep packet inspection system

机译:可扩展的体系结构,可减少流水线深度包检查系统中的功耗

获取原文
获取原文并翻译 | 示例
           

摘要

A scalable architecture for reducing power consumption in pipelined AC-DFA (Aho-Corasick deterministic finite automaton) tries for deep packet inspection (DPI) system is proposed. A new scheme for deciding the strides of the AC-DFA trie is devised where the stride of each pipeline is decided variably to reduce the power consumption. Scaling down the clock frequency of the rarely-used stages is applied to reduce wasted power consumption. As a result, a DPI system with the proposed schemes shows a reduction of up to 27% in power consumption, compared with the state-of-the-art DPI systems. (C) 2015 Elsevier Ltd. All rights reserved.
机译:提出了一种用于减少流式AC-DFA(Aho-Corasick确定性自动机)功耗的可扩展体系结构,以尝试进行深包检查(DPI)系统。设计了一种用于确定AC-DFA步幅的新方案,其中可变化地确定每条管道的步幅以降低功耗。降低极少使用级的时钟频率可降低功耗。结果,与最新的DPI系统相比,具有上述方案的DPI系统显示功耗降低了27%。 (C)2015 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号