首页> 外文期刊>Microelectronics journal >A 70.4 dB voltage gain, 2.3 dB NF, fully integrated multi-standard UHF receiver front-end in CMOS 130-nm
【24h】

A 70.4 dB voltage gain, 2.3 dB NF, fully integrated multi-standard UHF receiver front-end in CMOS 130-nm

机译:70.4 dB的电压增益,2.3 dB的NF,完全集成的多标准UHF接收器前端(CMOS)130 nm

获取原文
获取原文并翻译 | 示例
           

摘要

The design of a fully integrated multi-standard UHF receiver front-end to be embedded in environmental data collection satellites is proposed. The circuit operates under the requirements of both SBCDA and the ARGOS 3. For that, the specifications of a multi-standard receiver front-end are firstly derived and then the implementation of a 70.4 dB voltage gain, 2.3 dB NF, 48 mW energy consumption, single-ended input and differential quadrature output receiver front-end in 130-nm CMOS standard technology is presented. The design is validated through post-layout simulation. (C) 2016 Elsevier Ltd. All rights reserved.
机译:提出了一种嵌入到环境数据收集卫星中的完全集成的多标准UHF接收机前端的设计。该电路在SBCDA和ARGOS 3的要求下均能工作。为此,首先得出多标准接收机前端的规范,然后实现70.4 dB的电压增益,2.3 dB的NF,48 mW的能耗。提出了采用130 nm CMOS标准技术的单端输入和差分正交输出接收器前端。该设计通过布局后仿真进行了验证。 (C)2016 Elsevier Ltd.保留所有权利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号