机译:8.2 fJ /转换步长的9位135 MS / s SAR ADC,具有用于加速的冗余方法
Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China;
Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China;
Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China;
SAR ADC; 1.5-bit acceleration method; Binary-scaled recombination capacitor; weighting method; Unsymmetrical comparator;
机译:具有快速控制逻辑的7.8 fJ /转换步长9位400-MS / s单通道SAR ADC
机译:18.39 FJ /转换 - 步骤1-MS / S 12位SAR ADC,具有非二进制多LSB - 冗余和非整数和分割电容DAC
机译:14.5 fJ /转换步长为90 nm CMOS的9位100-kS / s非二进制加权双电容阵列面积和节能SAR ADC
机译:具有快速控制逻辑的7.8 fJ /转换步长9位400-MS / s单通道SAR ADC
机译:一个200ms / s 12位分级SAR ADC
机译:具有列并行12位SAR ADC的低噪声CMOS图像传感器的快速多重采样方法
机译:6.94-FJ /转换 - 步骤12位100-MS / S异步SAR ADC在65-NM CMOS中利用分割CDAC