首页> 外文期刊>Microelectronics journal >An 8.2 fJ/conversion-step 9-bit 135 MS/s SAR ADC with redundant methods for acceleration
【24h】

An 8.2 fJ/conversion-step 9-bit 135 MS/s SAR ADC with redundant methods for acceleration

机译:8.2 fJ /转换步长的9位135 MS / s SAR ADC,具有用于加速的冗余方法

获取原文
获取原文并翻译 | 示例

摘要

A 9-bit 135 MS/s SAR ADC utilizes a 1.5-bit acceleration method and a binary-scaled recombination weighting method in this paper. These two redundant methods are proposed to alleviate the settling requirement of the DAC circuit and to improve the operation speed of SAR ADC. Meanwhile, no extra capacitors or complex digital circuits are required in this ADC. The prototype ADC is fabricated in 65 nm CMOS technology with an active area of 0.027 mm(2). Without any offset or capacitor mismatch calibration, the ADC achieves 8.7-ENOB at 2.4 MHz input and 8.4-ENOB at the Nyquist frequency, respectively. The measured SFDR maintains above 65 dB up to 250 MHz input and the measured ERBW reaches 250 MHz. The power consumption of the ADC core from 1.2 V supply is 0.46 mW and the FoM is 8.2 fJ/conversion-step at a 2.4 MHz input.
机译:本文中的9位135 MS / s SAR ADC利用1.5位加速方法和二进制比例的重组加权方法。提出了这两种冗余方法,以减轻DAC电路的建立要求,并提高SAR ADC的运算速度。同时,此ADC不需要额外的电容器或复杂的数字电路。 ADC原型采用65 nm CMOS技术制造,有效面积为0.027 mm(2)。在没有任何失调或电容器失配校准的情况下,ADC分别在2.4 MHz输入和奈奎斯特频率下实现8.7-ENOB和8.4-ENOB。在高达250 MHz的输入下,测得的SFDR保持65 dB以上,而测得的ERBW达到250 MHz。在2.4 MHz输入下,1.2 V电源的ADC内核功耗为0.46 mW,FoM为8.2 fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号