...
首页> 外文期刊>Microelectronics journal >Power aware setup timing optimization in physical design of ASICs
【24h】

Power aware setup timing optimization in physical design of ASICs

机译:ASIC物理设计中的功耗意识设置时序优化

获取原文
获取原文并翻译 | 示例

摘要

Setup timing optimization is a very important and challenging step of the physical design of Application Specific Integrated Circuits (ASICs). Many techniques are available to help the designer to close the design's setup timing. Although, all these techniques have the same objective, which is to resolve the existing setup timing violations, each one has a different power footprint.In this paper, we measured the impact of each optimization technique on power. We ran each optimization transform at different flow stages on a 100 industrial designs from different process technologies. We measured the ratio of Delta power/Delta setup_timing after legalization and global routing to include not only the power added directly by the setup timing optimization, but also the power induced indirectly by placement and global routing perturbation.Experimental results showed that by taking into account the impact on power consumption of each optimization technique, including placement legalization and the global routing, a power reduction of 7.3% on average could be achieved with no timing impact.
机译:建立时序优化是专用集成电路(ASIC)物理设计中非常重要且具有挑战性的一步。有许多技术可用来帮助设计人员关闭设计的设置时间。尽管所有这些技术都有相同的目标,即解决现有的设置时序违规问题,但是每种技术都有不同的功耗。在本文中,我们测量了每种优化技术对功耗的影响。我们对来自不同工艺技术的100种工业设计在不同流程阶段进行了每个优化转换。我们测量了合法化和全局布线后的Delta功率/ Delta setup_timing的比率,不仅包括设置时序优化直接增加的功率,还包括布局和全局布线扰动间接引起的功率。实验结果表明,考虑到包括布局合法化和全局布线在内的每种优化技术对功耗的影响,在不影响时序的情况下,平均可降低7.3%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号