首页> 外文期刊>Journal of testing and evaluation >Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology
【24h】

Design and Evaluation of Efficient Router Architecture for Triplet-Based Network-on-Chip Topology

机译:基于三重态的片上网络拓扑的高效路由器体系结构的设计和评估

获取原文
获取原文并翻译 | 示例

摘要

A network-on-chip (NoC) router serves an important function in network communication performance. A high-performance router will help build a high-throughput, power-efficient, and low-latency NoC. However, the existing baseline router of a triplet-based NoC topology cannot fully optimize the potential performance, because it does not consider the characteristics of triplet-based NoC topology. This paper presents the topology-related router architecture for a triplet-based topology, called X Router. The baseline router architecture is optimized using four measures, namely, simplified crossbar switch, express virtual channel, group-priority scheme, and shared buffer organization. Simulation results using the cycle-accurate simulator Noxim show that the X Router cannot only decrease traffic latency and energy consumption, but also improve throughput over the baseline router architecture.
机译:片上网络(NoC)路由器在网络通信性能中起着重要的作用。高性能路由器将有助于构建高吞吐量,省电且低延迟的NoC。但是,基于三重态的NoC拓扑的现有基线路由器无法完全优化潜在性能,因为它没有考虑基于三重态的NoC拓扑的特征。本文介绍了基于三重态的拓扑(称为X路由器)的与拓扑相关的路由器体系结构。使用四种措施优化了基线路由器体系结构,即简化的交叉开关,快速虚拟通道,组优先级方案和共享缓冲区组织。使用精确周期的模拟器Noxim进行的仿真结果表明,X路由器不仅可以减少流量延迟和能耗,而且可以提高基线路由器架构上的吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号