...
首页> 外文期刊>Journal of VLSI signal processing >Evaluation of CORDIC Algorithms for FPGA Design
【24h】

Evaluation of CORDIC Algorithms for FPGA Design

机译:FPGA设计中CORDIC算法的评估

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a study of the suitability for FPGA design of full custom based CORDIC implementations. Since all these methods are based on redundant arithmetic, the FPGA implementation of the required operators to perform the different CORDIC methods has been evaluated. Efficient mappings on FPGA have been performed leading to the fastest implementations. It is concluded that the redundant arithmetic operators require a 4 to 5 times larger area than the conventional architecture and the speed advantages of the full custom design has been lost. That is due to the longer routing delays caused by the increase of the fan-out and the number of nets. Therefore, the redundant arithmetic based CORDIC methods are not suitable for FPGA implementation, and the conventional two's complement architecture leads to the best performance.
机译:本文介绍了对基于完全定制的CORDIC实现的FPGA设计适用性的研究。由于所有这些方法均基于冗余算法,因此已经评估了执行不同的CORDIC方法所需的运算符的FPGA实现。已经执行了FPGA上的高效映射,从而实现了最快的实现。结论是,冗余算术运算符需要的面积是传统体系结构的4至5倍,并且完全定制设计的速度优势已经丧失。这是由于扇出和网络数量增加而导致的更长的布线延迟。因此,基于冗余算术的CORDIC方法不适合FPGA实现,并且传统的二进制补码架构可实现最佳性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号