首页> 外文期刊>Journal of VLSI signal processing >Automatic Synthesis of Motion Estimation Processors Based on a New Class of Hardware Architectures
【24h】

Automatic Synthesis of Motion Estimation Processors Based on a New Class of Hardware Architectures

机译:基于新型硬件架构的运动估计处理器的自动综合

获取原文
获取原文并翻译 | 示例
           

摘要

A new class of fully parameterizable multiple array architectures for motion estimation in video sequences based on the Full-Search Block-Matching algorithm is proposed in this paper. This class is based on a new and efficient AB2 single array architecture with minimum latency, maximum throughput and full utilization of the hardware resources. It provides the ability to configure the target processor within the boundary values imposed for the configuration parameters concerning the algorithm setup, the processing time and the circuit area. With this purpose, a software configuration tool has been implemented to determine the set of possible configurations which fulfill the requisites of a given video coder. Experimental results using both FPGA and ASIC technologies are presented. In particular, the implementation of a single array processor configuration on a single-chip is illustrated, evidencing the ability to estimate motion vectors in real-time.
机译:提出了一种基于全搜索块匹配算法的视频序列运动估计的全参数化多阵列体系结构。此类基于新的高效AB2单阵列体系结构,具有最小的延迟,最大的吞吐量和硬件资源的充分利用。它提供了在针对与算法设置,处理时间和电路面积有关的配置参数施加的边界值内配置目标处理器的能力。为此目的,已经实现了一种软件配置工具来确定满足给定视频编码器要求的一组可能的配置。给出了使用FPGA和ASIC技术的实验结果。特别地,示出了在单芯片上的单阵列处理器配置的实现,证明了实时估计运动矢量的能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号