首页> 外文期刊>Journal of VLSI signal processing systems for signal, image, and video technology >A Novel Cost-effective And Programmable Vlsi Architecture Of Cavlc Decoder For H.264/avc
【24h】

A Novel Cost-effective And Programmable Vlsi Architecture Of Cavlc Decoder For H.264/avc

机译:用于H.264 / avc的Cavlc解码器的新型经济高效且可编程的Vlsi架构

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a novel cost-effective and programmable architecture of CAVLC decoder for H.264/AVC, including decoders for Coeff_token, T1_sign, Level, Total_zeros and Run_before. To simplify the hardware architecture and provide programmability, we propose four new techniques: a new group-based VLD with efficient memory (NG-VLDEM) for Coeff_token decoder, a novel combined architecture (NCA) for level decoder, a new group-based VLD with memory access once (GMAO) for Total_zeros decoder and a new VLD architecture based on multiplexers instead of searching memory (MISM) for Run_before decoder. With the above four techniques, the proposed CAVLC decoder can decode every syntax element within one clock cycle. Synthesis result shows that the hardware cost is 3,310 gates with 0.18 μm CMOS technology at a clock constrain of 125 MHz. Therefore, the proposed design is satisfied for real-time applications, such as H.264/AVC HD1080i video decoding.
机译:本文提出了一种用于H.264 / AVC的CAVLC解码器的经济高效且可编程的新型架构,其中包括Coeff_token,T1_sign,Level,Total_zeros和Run_before的解码器。为了简化硬件体系结构并提供可编程性,我们提出了四种新技术:针对Coeff_token解码器的新的基于组的具有有效内存的VLD(NG-VLDEM),针对电平解码器的新颖的组合式架构(NCA),基于组的新VLD具有Total_zeros解码器的一次内存访问(GMAO)和基于多路复用器的新VLD架构,而不是为Run_before解码器搜索内存(MISM)。利用以上四种技术,提出的CAVLC解码器可以在一个时钟周期内解码每个语法元素。综合结果表明,在时钟频率为125 MHz时,采用0.18μmCMOS技术的硬件成本为3,310门。因此,对于诸如H.264 / AVC HD1080i视频解码之类的实时应用,该设计方案是令人满意的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号