首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Hierarchical Resampling Algorithm and Architecture for Distributed Particle Filters
【24h】

Hierarchical Resampling Algorithm and Architecture for Distributed Particle Filters

机译:分布式粒子滤波器的分层重采样算法和体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we introduce a hierarchical resampling (HR) algorithm and architecture for distributed particle filters (PFs). While maintaining the same accuracy as centralized resampling in statistics, the proposed HR algorithm decomposes the resampling step into two hierarchies including intermediate resampling (IR) and unitary resampling (UR), which suits PFs for distributed hardware implementation. Also presented includes a residual cumulative resampling (RCR) method that pipelines and accelerates the UR step. The corresponding architecture, when compared with traditional distributed architectures, eliminates the particle redistribution step, and has such advantages as short execution time and high memory efficiency. The prototype containing 8 PEs has been developed in Xilinx Virtex IV FPGA (XC4VFX100-12FF1152) for the bearings-only tracking (BOT) problem, and the result shows that the input observations can be processed at 37.21 KHz with 8 K particles and a clock speed of 80 MHz.
机译:在本文中,我们介绍了一种用于分布式粒子滤波器(PF)的分层重采样(HR)算法和体系结构。 HR算法在保持与统计集中重采样相同的准确性的同时,将重采样步骤分解为两个层次结构,包括中间重采样(IR)和单一重采样(UR),这适合于分布式硬件实现的PF。还介绍了一种残余累积重采样(RCR)方法,该方法可以传递并加速UR步骤。与传统的分布式架构相比,相应的架构省去了粒子重新分配的步骤,具有执行时间短,存储效率高的优点。在Xilinx Virtex IV FPGA(XC4VFX100-12FF1152)中开发了包含8个PE的原型,用于纯方位跟踪(BOT)问题,结果表明可以在37.21 KHz的频率下处理输入观测值,其中包含8 K粒子和一个时钟。速度为80 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号