【24h】

A Novel Deblocking Filter Architecture for H.264/AVC

机译:用于H.264 / AVC的新型去块滤波器架构

获取原文
获取原文并翻译 | 示例

摘要

This paper describes efficient hardware architecture for the deblocking filter used in H.264/AVC baseline profile video coding standard. The deblocking filter is a computationally and data intensive tool leading to an increased execution time of both encoding and decoding processes. In fact, we propose a novel edge filter ordering which needs 64 clock cycles to filter a Macroblock (MB). A specified memory organization is also applied in order to avoid unnecessarily waiting for availability of the pixels that will be filtered. The proposed architecture includes both pipelining and parallel processing techniques and is implemented in synthesizable HDL. This hardware is designed to be used as module of a complete H.264/AVC decoder which the functionality was validated on Nios II at 100 MHz.
机译:本文介绍了H.264 / AVC基线配置文件视频编码标准中使用的去块滤波器的高效硬件架构。解块滤波器是计算和数据密集型工具,导致编码和解码过程的执行时间增加。实际上,我们提出了一种新颖的边缘滤波器排序,该排序需要64个时钟周期来过滤宏块(MB)。为了避免不必要地等待将要过滤的像素的可用性,还应用了指定的内存组织。所提出的体系结构包括流水线技术和并行处理技术,并在可综合的HDL中实现。该硬件旨在用作完整的H.264 / AVC解码器的模块,该功能已在100 MHz的Nios II上进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号