首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Power-Awarness in Coarse-Grained Reconfigurable Multi-Functional Architectures: a Dataflow Based Strategy
【24h】

Power-Awarness in Coarse-Grained Reconfigurable Multi-Functional Architectures: a Dataflow Based Strategy

机译:粗粒度可重构多功能体系结构中的功耗预警:基于数据流的策略

获取原文
获取原文并翻译 | 示例

摘要

Modern embedded systems, to accommodate different applications or functionalities over the same substrate and provide flexibility at the hardware level, are often resource redundant and, consequently, power hungry. Therefore, dedicated design frameworks are required to implement efficient runtime reconfigurable platforms. Such frameworks, to challenge this scenario, need also to offer application specific support for power management. In this work, we adopt dataflow specifications as a starting point to feature power minimization in coarse-grained reconfigurable embedded systems. The proposed flow is composed of two subsequent steps: 1) the characterization of the optimal topological system specification(s) and 2) the identification of disjointed logic regions. These latter are then used to implement clock and power gating methodologies. The validity of this model-based approach has been proved over the reconfigurable computing core of a multi-functional coprocessor for image processing applications. Results have been assessed targeting both an ASIC 90 nm technology and a 45 nm one.
机译:为了在同一基板上容纳不同的应用程序或功能并在硬件级别提供灵活性,现代嵌入式系统通常是资源冗余的,因此耗电。因此,需要专用的设计框架来实现有效的运行时可重配置平台。为了挑战这种情况,此类框架还需要为电源管理提供特定于应用程序的支持。在这项工作中,我们采用数据流规范作为起点,以在粗粒度可重配置嵌入式系统中实现功耗最小化。所提出的流程包括两个后续步骤:1)最佳拓扑系统规范的特征描述; 2)脱节的逻辑区域的标识。然后将后者用于实现时钟和电源门控方法。这种基于模型的方法的有效性已经在用于图像处理应用的多功能协处理器的可重新配置计算核心上得到了证明。已针对ASIC 90 nm技术和45 nm技术评估了结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号