【24h】

Fast Low-Complexity Decoders for Low-Rate Polar Codes

机译:适用于低速率极码的快速低复杂度解码器

获取原文
获取原文并翻译 | 示例

摘要

Polar codes are capacity-achieving error-correcting codes with an explicit construction that can be decoded with low-complexity algorithms. In this work, we show how the state-of-the-art low-complexity decoding algorithm can be improved to better accommodate low-rate codes. More constituent codes are recognized in the updated algorithm and dedicated hardware is added to efficiently decode these new constituent codes. We also alter the polar code construction to further decrease the latency and increase the throughput with little to no noticeable effect on error-correction performance. Rate-flexible decoders for polar codes of length 1024 and 2048 are implemented on FPGA. Over the previous work, they are shown to have from 22 % to 28 % lower latency and 26 % to 34 % greater throughput when decoding low-rate codes. On 65 nm ASIC CMOS technology, the proposed decoder for a (1024, 512) polar code is shown to compare favorably against the state-of-the-art ASIC decoders. With a clock frequency of 400 MHz and a supply voltage of 0.8 V, it has a latency of 0.41 μ s and an area efficiency of 1.8 Gbps/mm_(2)for an energy efficiency of 77 pJ/info. bit. At 600 MHz with a supply of 1 V, the latency is reduced to 0.27 μ s and the area efficiency increased to 2.7 Gbps/mm_(2)at 115 pJ/info. bit.
机译:极地码是具有显式构造的可实现容量的纠错码,可以使用低复杂度算法对其进行解码。在这项工作中,我们展示了如何改进最新的低复杂度解码算法,以更好地适应低速率代码。在更新的算法中可以识别更多的组成代码,并添加专用硬件以有效地解码这些新的组成代码。我们还更改了极性代码构造,以进一步减少延迟并增加吞吐量,而对纠错性能的影响很小甚至没有明显的影响。长度为1024和2048的极性码的速率灵活解码器在FPGA上实现。在以前的工作中,当解码低速率代码时,它们的延迟降低了22%至28%,吞吐量提高了26%至34%。在65 nm ASIC CMOS技术上,针对(1024,512)极性代码提出的解码器显示出可以与最新的ASIC解码器相媲美。时钟频率为400 MHz,电源电压为0.8 V,它的等待时间为0.41μs,面积效率为1.8 Gbps / mm_(2),能量效率为77 pJ / info。一点。在电源为1 V的600 MHz频率下,延迟降低到0.27μs,在115 pJ / info时,面积效率提高到2.7 Gbps / mm_(2)。一点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号