首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >The TaPaSCo Open-Source Toolflow: for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems
【24h】

The TaPaSCo Open-Source Toolflow: for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems

机译:Tapasco开源工具流:用于基于任务的并行可重新配置计算系统的自动组成

获取原文
获取原文并翻译 | 示例

摘要

The integration of FPGA-based accelerators into a complete heterogeneous system is a challenging task faced by many researchers and engineers, especially now that FPGAs enjoy increasing popularity as implementation platforms for efficient, application-specific accelerators for domains such as signal processing, machine learning and intelligent storage. To lighten the burden of system integration from the developers of accelerators, the open-source TaPaSCo framework presented in this work provides an automated toolflow for the construction of heterogeneous many-core architectures from custom processing elements, and a simple, uniform programming interface to utilize spatially distributed, parallel computation on FPGAs. TaPaSCo aims to increase the scalability and portability of FPGA designs through automated design space exploration, greatly simplifying the scaling of hardware designs and facilitating iterative growth and portability across FPGA devices and families. This work describes TaPaSCo with its primary design abstractions and shows how TaPaSCo addresses portability and extensibility of FPGA hardware designs for systems-on-chip. A study of successful projects using TaPaSCo shows its versatility and can serve as inspiration and reference for future users, with more details on the usage of TaPaSCo presented in an in-depth case study and a short overview of the workflow.
机译:基于FPGA的加速器将基于FPGA的加速器集成到完整的异构体系中是许多研究人员和工程师面临的具有挑战性的任务,特别是现在FPGA享有越来越普及的界限的实现平台,例如信号处理,机器学习和机器智能存储。为了减轻从加速器开发人员的系统集成的负担,本工作中提供的开源Tapasco框架为来自自定义处理元件的异构许多核心架构的自动化工具流提供了一种自动化的核心架构,以及用于利用的简单统一的编程界面空间分布,FPGA上的并行计算。 Tapasco旨在通过自动化设计空间探索提高FPGA设计的可扩展性和可移植性,大大简化了硬件设计的缩放,促进了FPGA设备和家庭的迭代增长和可移植性。这项工作用主要设计抽象描述了Tapasco,并展示了Tapasco如何解决片上系统FPGA硬件设计的可移植性和可扩展性。使用Tapasco的成功项目的研究显示了它的多功能性,可以作为未来用户的灵感和参考,更多详细信息,有关在深入案例研究中呈现的Tapasco的使用以及工作流程简短概述。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号