...
首页> 外文期刊>Journal of VLSI signal processing >Instruction Fetch Energy Reduction with Biased SRAMs
【24h】

Instruction Fetch Energy Reduction with Biased SRAMs

机译:偏置SRAM降低了指令获取能量

获取原文
获取原文并翻译 | 示例

摘要

Especially in programmable processors, energy consumption of integrated memories can become a limiting design factor due to thermal dissipation power constraints and limited battery capacity. Consequently, contemporary improvement efforts on memory technologies are focusing more on the energy-efficiency aspects, which has resulted in biased CMOS SRAM cells that increase energy efficiency by favoring one logical value over another. In this paper, xor-masking, a method for exploiting such contemporary low power SRAM memories is proposed to improve the energy-efficiency of instruction fetching. Xor-masking utilizes static program analysis statistics to produce optimal encoding masks to reduce the occurrence of the more energy consuming instruction bit values in the fetched instructions. The method is evaluated on LatticeMico32, a small RISC core popular in ultra low power designs, and on a wide instruction word high performance low power DSP. Compared to the previous "bus invert" technique typically used with similar SRAMs, the proposed method reduces instruction read energy consumption of the LatticeMico32 by up to 13% and 38% on the DSP core.
机译:特别是在可编程处理器中,由于散热功率限制和有限的电池容量,集成存储器的能耗可能成为限制设计因素。因此,当代在存储技术上的改进工作更多地集中在能效方面,这导致了偏置CMOS SRAM单元通过偏爱一种逻辑值而提高了能效,从而提高了能效。在本文中,提出了“异或屏蔽”,一种利用这种现代低功耗SRAM存储器的方法,以提高指令提取的能量效率。 Xor掩码利用静态程序分析统计信息来生成最佳编码掩码,以减少提取的指令中能耗更高的指令位值的出现。该方法在LatticeMico32(超低功耗设计中流行的小型RISC内核)以及宽指令字高性能低功耗DSP上进行了评估。与以前通常与类似SRAM一起使用的“总线反转”技术相比,该方法可将LatticeMico32的指令读取能耗在DSP内核上降低多达13%和38%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号