首页> 外文期刊>Journal of Real-Time Image Processing >A Coarse-grain Reconfigurable Architecture For Multimedia Applications Featuring Subword Computation Capabilities
【24h】

A Coarse-grain Reconfigurable Architecture For Multimedia Applications Featuring Subword Computation Capabilities

机译:具有子词计算功能的多媒体应用程序的粗粒度可重构体系结构

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design and the implementation of a coarse-grain reconfigurable machine used as an accelerator for a programmable RISC core, to speed up the execution of computationally demanding tasks like multimedia applications. We created a VHDL model of the proposed architecture and implemented it on a FPGA board for prototyping purposes; then we mapped on our architecture some DSP and image processing algorithms as a benchmark. In particular, we provided the proposed architecture with subword computation capabilities, which turns out to be extremely effective especially when dealing with image processing algorithms, achieving significant benefits in terms of speed and efficiency in resource usage. To create the configuration bitstream (configware) we created a tool based on a graphical user interface (GUI) which provides a first step towards the automation of the programming flow of our design: the tool is meant to ease the life of the programmer, relieving him from the burden of calculating the configuration bits by hand. Synthesis results indicate that the area occupation and the operating frequency of our design are reasonable also when compared to other similar design. In addition to this, the amount of clock cycles taken by our machine to perform a given algorithm is orders of magnitude smaller than the onernrequired by a corresponding software implementation on a RISC microprocessor.
机译:本文介绍了一种粗粒度可重构机器的设计和实现,该机器用作可编程RISC内核的加速器,以加快诸如多媒体应用程序之类的计算任务的执行速度。我们创建了所提议架构的VHDL模型,并将其在FPGA板上实现,以进行原型设计。然后我们在架构上映射了一些DSP和图像处理算法作为基准。特别是,我们为所提出的体系结构提供了子词计算功能,事实证明,该体系结构特别有效,特别是在处理图像处理算法时,在速度和资源使用效率方面均获得了明显的好处。为了创建配置比特流(configware),我们创建了一个基于图形用户界面(GUI)的工具,该工具为实现我们的设计编程流程的自动化提供了第一步:该工具旨在简化程序员的生活,他免去了手工计算配置位的负担。综合结果表明,与其他类似设计相比,我们设计的占地面积和工作频率也是合理的。除此之外,我们的机器执行给定算法所需的时钟周期数量要比RISC微处理器上相应软件实现所需的时钟数量小几个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号