首页> 外文期刊>Journal of Real-Time Image Processing >A templated programmable architecture for highly constrained embedded HD video processing
【24h】

A templated programmable architecture for highly constrained embedded HD video processing

机译:用于高度受限的嵌入式高清视频处理的模板化可编程体系结构

获取原文
获取原文并翻译 | 示例

摘要

The implementation of a video reconstruction pipeline is required to improve the quality of images delivered by highly constrained devices. These algorithms require high computing capacitiesseveral dozens of GOPs for real-time HD 1080p video streams. Today's embedded design constraints impose limitations both in terms of silicon budget and power consumptionusually 2mm2 for half a Watt. This paper presents the eISP architecture that is able to reach 188MOPs/mW with 94GOPs/mm2 and 378GOPs/mW using TSMC65-nm integration technology. This fully programmable and modular architecture, is based on an analysis of video-processing algorithms. Synthesizable VHDL is generated taking into account different parameters, which simplify the architecture sizing and characterization.
机译:需要视频重建管线的实施以提高由高度受限的设备传递的图像的质量。这些算法需要很高的计算能力,需要数十个GOP才能实现实时高清1080p视频流。当今的嵌入式设计限制在硅预算和功耗方面都施加了限制,对于半瓦来说通常为2mm2。本文介绍了采用TSMC65-nm集成技术能够以188MOP / mW达到94GOP / mm2和378GOP / mW的eISP架构。这种完全可编程的模块化架构基于对视频处理算法的分析。考虑到不同的参数生成可综合的VHDL,从而简化了体系结构的尺寸设计和特性描述。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号