首页> 外文期刊>Journal of Parallel and Distributed Computing >Architecture level analysis for process variation in synchronous and asynchronous Networks-on-Chip
【24h】

Architecture level analysis for process variation in synchronous and asynchronous Networks-on-Chip

机译:同步和异步网络过程变化的体系结构水平分析

获取原文
获取原文并翻译 | 示例

摘要

Synchronous NoCs suffer from performance degradation due to clock skew. Clock skew is more pronounced with process variation (PV). Although asynchronous NoCs suffer from handshaking overhead, their immunity to PV is better than synchronous networks which would favor them in terms of throughput. Architecture-Level analysis aims to determine the ability of different NoC communication schemes to mitigate the impact of PV. The proposed analysis depends on redeveloped simulator which is unique PV-aware simulator for both synchronous and asynchronous NoCs. Architecture-Level simulation shows that clock skew causes significant performance degradation in synchronous networks. Clock skew represents 27% and 32% of the delay variation for 45 nm and 32 nm technologies, respectively. Using real traffic, Architecture-Level analysis shows considerable throughput reduction for synchronous NoC under PV conditions. Throughput degradation of synchronous NoC increases rapidly with technology scaling down. 64-Cores synchronous NoC loses 30% of the nominal throughput for 45 nm technology and 41% of throughput for 32 nm with PV. On the other hand, 64-Cores asynchronous network throughput degradation is 12% and 13.6% for 45 nm and 32 nm technologies, respectively. For different NoC dimensions and using different workloads, throughput reduction for synchronous design is more than double the reduction of asynchronous design. Asynchronous scheme is preferable as technology scales.
机译:由于时钟偏斜,同步NOCs遭受性能下降。时钟偏斜与过程变化(PV)更加明显。尽管异步NOCs占据握手开销,但它们对PV的免疫比同步网络更好,这将在吞吐量方面有利于它们。建筑级别分析旨在确定不同NOC通信计划的能力,以减轻光伏的影响。所提出的分析取决于重新开发的模拟器,它是具有同步和异步NOC的唯一PV感知模拟器。体系结构级仿真显示时钟偏斜导致同步网络中的显着性能下降。时钟偏斜分别表示45nm和32个nm技术的延迟变化的27%和32%。使用实际流量,架构级别分析显示了PV条件下同步NOC的相当大的吞吐量。同步NOC的吞吐量劣化随技术缩放的速度迅速增加。 64-Cores同步NOC将标称产量的30%损失了45nm技术的30%,并且使用PV的32nm的吞吐量的41%。另一方面,64芯异步网络吞吐量降级分别为45nm和32个nm技术的12%和13.6%。对于不同的NOC尺寸和使用不同的工作负载,同步设计的吞吐量降低越来越多,减少异步设计。异步方案优选为技术尺度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号