首页> 外文期刊>Journal of multiple-valued logic and soft computing >A Switch Block for Multi-Context FPGAs Based on Floating-Gate-MOS Functional Pass-Gates Using Multiple/Binary Valued Hybrid Signals
【24h】

A Switch Block for Multi-Context FPGAs Based on Floating-Gate-MOS Functional Pass-Gates Using Multiple/Binary Valued Hybrid Signals

机译:基于浮动门-MOS功能传递门的多上下文FPGA开关模块,使用多个/二值混合信号

获取原文
获取原文并翻译 | 示例

摘要

Multi-Context Field-Programmable Gate Arrays (MC-FPGAs) provide more area-efficient implementations than conventional Field-Programmable Gate Arrays (FPGAs). In certain applications, parts of the circuit are in inactive state and there is the prospect of reconfiguring on-the-fly those parts of the circuit to execute different computations. The reconfigured parts of the circuit can share the same hardware resources by scheduling them into different time slots. However, SRAM-based Multi-Context switches (MC-switches) require a large area. To solve this problem, this paper presents an area-efficient multi-context switch block for MC-FPGAs based on floating-gate-MOS functional pass-gates using multiple/binary valued hybrid signals. By using binary-valued signals, the function of an MC-switch is divided into sub-functions such that each sub-function has only two contexts. A sub-function with two contexts is an up-literal or a down-literal. By using multiple-valued signals, each can be implemented using a single floating-gate-MOS transistor. As result, the proposed MC-switch for four contexts is implemented by only as few as two floating-gate-MOS transistors. Compared to a 32 x 32 SRAM-based multi-context switch block, the transistor count is reduced to 6.8%. The test chip for four contexts is fabricated in a 0.35μm process.
机译:与传统的现场可编程门阵列(FPGA)相比,多上下文现场可编程门阵列(MC-FPGA)提供了更高的区域效率实现。在某些应用中,电路的某些部分处于非活动状态,并且有可能即时重新配置电路的那些部分以执行不同的计算。电路的重新配置部分可以通过将它们安排在不同的时隙中来共享相同的硬件资源。但是,基于SRAM的多上下文交换机(MC交换机)需要大面积。为了解决这个问题,本文提出了一种基于浮点型MOS功能通过门的MC-FPGA的面积有效的多上下文切换块,该功能使用多个/二进制值的混合信号。通过使用二进制值的信号,MC开关的功能可分为多个子功能,从而每个子功能只有两个上下文。具有两个上下文的子功能是上级或下级。通过使用多值信号,每个信号都可以使用单个浮栅MOS晶体管实现。结果,仅用两个浮栅MOS晶体管即可实现针对四种环境的拟议MC开关。与基于32 x 32 SRAM的多上下文开关模块相比,晶体管数量减少到6.8%。用于四个环境的测试芯片以0.35μm的工艺制造。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号