...
首页> 外文期刊>Journal of Electronic Packaging >A Heterogeneous Array of Off-Chip Interconnects for Optimum Mechanical and Electrical Performance
【24h】

A Heterogeneous Array of Off-Chip Interconnects for Optimum Mechanical and Electrical Performance

机译:片外互连的异构阵列,以实现最佳的机械和电气性能

获取原文

摘要

Demand for off-chip bandwidth has continued to increase. It is projected by the Semiconductor Industry Association in their International Technology Roadmap for Semiconductors that by the year 2015, the chip-to-substrate area-array input-output interconnects will require a pitch of 80 μm. Compliant off-chip interconnects show great potential to address these needs. G-Helix is a lithography-based electroplated compliant interconnect that can be fabricated at the wafer level. G-Helix interconnects exhibit excellent compliance in all three orthogonal directions, and can accommodate the coefficient of thermal expansion (CTE) mismatch between the silicon die and the organic substrate without requiring an underfill. Also, these compliant interconnects are less likely to crack or delaminate the low-k dielectric material in current and future integrated circuits. The interconnects are potentially cost effective because they can be fabricated in batch at the wafer level and using conventional wafer fabrication infrastructure. In this paper, we present an integrative approach, which uses interconnects with varying compliance and thus varying electrical performance from the center to the edge of the die. Using such a varying geometry from the center to the edge of the die, the system performance can be tailored by balancing electrical requirements against thermomechanical reliability concerns. The test vehicle design to assess the reliability and electrical performance of the interconnects is also presented. Preliminary fabrication results for the integrative approach are presented and show the viability of the fabrication procedure. The results from reliability experiments of helix interconnects assembled on an organic substrate are also presented. Initial results from the thermal cycling experiments are promising. Results from mechanical characterization experiments are also presented and show that the out-of-plane compliance exceeds target values recommended by industry experts. Finally, through finite element analysis simulations, it is demonstrated that the die stresses induced by the compliant interconnects are an order of magnitude lower than the die stresses in flip chip on board (FCOB) assemblies, and hence the compliant interconnects are not likely to crack or delaminate low-k dielectric material.
机译:片外带宽的需求持续增长。半导体行业协会在其《国际半导体技术路线图》中预测,到2015年,芯片到基板面积阵列输入输出互连的间距将达到80μm。符合标准的片外互连具有满足这些需求的巨大潜力。 G-Helix是一种基于光刻的电镀兼容互连,可以在晶圆级别上制造。 G-Helix互连在所有三个正交方向上均表现出出色的顺应性,并且可以在不需要底部填充的情况下适应硅芯片和有机基板之间的热膨胀系数(CTE)不匹配。而且,这些顺应性互连在当前和未来的集成电路中不太可能使低k介电材料破裂或分层。互连具有潜在的成本效益,因为它们可以在晶圆级并使用常规晶圆制造基础设施进行批量制造。在本文中,我们提出了一种集成方法,该方法使用具有不同顺应性的互连,从而从管芯的中心到边缘改变电气性能。使用从模具的中心到边缘的这种变化的几何形状,可以通过平衡电气需求和热机械可靠性问题来定制系统性能。还介绍了用于评估互连的可靠性和电气性能的测试车辆设计。提出了集成方法的初步制造结果,并显示了制造过程的可行性。还介绍了在有机基板上组装的螺旋形互连的可靠性实验的结果。热循环实验的初步结果是有希望的。还介绍了机械特性实验的结果,这些结果表明,平面外柔度超过了行业专家建议的目标值。最后,通过有限元分析模拟,证明了顺应性互连所引起的芯片应力比倒装板上芯片(FCOB)组件中的管芯应力低一个数量级,因此顺应性互连不太可能破裂或分层低k介电材料。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号