首页> 外文期刊>Journal of circuits, systems and computers >Cross-Layer Dual Modular Redundancy Hardened Scheme of Flip-Flop Design Based on Sense-Amplifier
【24h】

Cross-Layer Dual Modular Redundancy Hardened Scheme of Flip-Flop Design Based on Sense-Amplifier

机译:基于感测放大器的触发器设计跨层双模冗余硬化方案

获取原文
获取原文并翻译 | 示例

摘要

As the demand for low-power and high-speed logic circuits increases, the design of differential flip-flops based on sense-amplifier (SAFF), which have excellent power and speed characteristics, has become more and more popular. Conventional SAFF (Con SAFF) and improved SAFF designs focus more on the improvement of speed and power consumption, but ignore their Single-Event-Upset (SEU) sensitivity. In fact, SAFF is more susceptible to particle impacts due to the small voltage swing required for differential input in the master stage. Based on the SEU vulnerability of SAFF, this paper proposes a novel scheme, namely cross-layer Dual Modular Redundancy (DMR), to improve the robustness of SAFF. That is, unit-level DMR technology is performed in the master stage, while transistor-level stacking technology is used in the slave stage. This scheme can be applied to some current typical SAFF designs, such as Con SAFF, Strollo SAFF, Ahmadi SAFF, Jeong SAFF, etc. Detailed HSPICE simulation results demonstrate that hardened SAFF designs can not only fully tolerate the Single Node Upset of sensitive nodes, but also partially tolerate the Double Node Upset caused by charge sharing. Besides, compared with the conventional DMR hardened scheme, the proposed cross-layer DMR hardened scheme not only has the same fault-tolerant characteristics, but also greatly reduces the delay, area and power consumption.
机译:随着对低功耗和高速逻辑电路的需求增加,基于感测放大器(SAFF)的差分触发器设计具有优异的功率和速度特性,变得越来越受欢迎。传统的Saff(Con Saff)和改进的SAFF设计更多地关注速度和功耗的提高,但忽略了它们的单一事件不足(SEU)敏感性。事实上,由于主级中的差分输入所需的小电压摆动,SAFF更容易受到粒子冲击的影响。基于SAF的SEU脆弱性,本文提出了一种新颖的方案,即跨层双模冗余(DMR),以改善SAFF的鲁棒性。也就是说,单位级别DMR技术在主阶段执行,而晶体管电平堆叠技术用于从阶段使用。该方案可以应用于一些当前的典型的SAFF设计,例如Con Saff,Strollo Saff,Ahmadi Saff,Jeongs Simulation结果表明,硬化的SAFF设计不仅可以完全容忍敏感节点的单节点镦粗,而且还可以部分容忍由电荷共享引起的双节点令。此外,与传统的DMR硬化方案相比,所提出的跨层DMR硬化方案不仅具有相同的容错特性,而且大大降低了延迟,面积和功耗。

著录项

  • 来源
    《Journal of circuits, systems and computers》 |2021年第5期|2120003.1-2120003.16|共16页
  • 作者单位

    Hefei Univ Technol Sch Elect Sci & Appl Phys 193 Tunxi Rd Hefei 230009 Anhui Peoples R China;

    Hefei Univ Technol Sch Elect Sci & Appl Phys 193 Tunxi Rd Hefei 230009 Anhui Peoples R China;

    Anhui Polytech Univ Coll Elect Engn 8 Cent Beijing Rd Wuhu 241000 Anhui Peoples R China;

    Hefei Univ Technol Sch Elect Sci & Appl Phys 193 Tunxi Rd Hefei 230009 Anhui Peoples R China;

    Hefei Univ Technol Sch Elect Sci & Appl Phys 193 Tunxi Rd Hefei 230009 Anhui Peoples R China;

    Hefei Univ Technol Sch Elect Sci & Appl Phys 193 Tunxi Rd Hefei 230009 Anhui Peoples R China;

    Anhui Univ Sci & Technol Sch Comp Sci & Engn 168 Taifeng St Huainan 232001 Anhui Peoples R China;

    Anhui Univ Sci & Technol Sch Comp Sci & Engn 168 Taifeng St Huainan 232001 Anhui Peoples R China;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Single-event-upset; dual modular redundancy; sense amplifier;

    机译:单一事件折衷;双模冗余;读出放大器;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号