首页> 外文期刊>Journal of circuits, systems and computers >Cache Leakage Reduction Techniques for Hybrid SPM-Cache Architectures
【24h】

Cache Leakage Reduction Techniques for Hybrid SPM-Cache Architectures

机译:用于混合SPM缓存架构的缓存泄漏减少技术

获取原文
获取原文并翻译 | 示例

摘要

Leakage energy has become an increasingly large fraction of total energy consumption, making it important to reduce leakage energy for improving the overall energy efficiency for embedded processors. In this paper, we explore how to reduce the cache leakage energy efficiently in a hybrid Scratch-Pad Memory (SPM) and cache architecture. Different from stand-alone cache, since the frequently used data may be allocated to the SPM for rapid retrieval in the hybrid architecture, the access frequency to the cache is reduced. It is possible to place the cache lines of the hybrid SPM-cache into the low power mode more aggressively than traditional leakage management for regular caches, which can reduce more leakage energy without significant performance degradation. Also, we propose a Hybrid Drowsy-Gated VDD (HDG) technique, which can adaptively exploit both short and long idle intervals of cache accesses to minimize leakage energy with insignificant performance overhead. In addition, we discussed the impact of cache size on the idle intervals of accesses, which will affect the efficiency of leakage management methods that exploit the idle intervals to reduce leakage energy.
机译:泄漏能量已成为总能耗的越来越大的一部分,这使得减少泄漏能量来提高嵌入式处理器的整体能源效率。在本文中,我们探讨如何在混合刮板存储器(SPM)和高速缓存架构中有效地降低高速缓存泄漏能量。与独立缓存不同,由于可以将常用的数据分配给SPM以便在混合架构中快速检索,因此减少了对高速缓存的接入频率。可以比普通高速缓存的传统泄漏管理更积极地将混合SPM高速缓存的高速缓存行放置到低功率模式,这可以减少更多的泄漏能量而无需显着性能下降。此外,我们提出了一个混合动力昏迷的vdd(HDG)技术,它可以自适应地利用缓存访问的短期和长期怠速间隔,以最大限度地减少具有微不足道的性能开销的泄漏能量。此外,我们讨论了缓存大小对访问空闲间隔的影响,这将影响利用空闲间隔的泄漏管理方法的效率,以减少泄漏能量。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号