首页> 外文期刊>Journal of circuits, systems and computers >AUGMENTED FIFO CACHE REPLACEMENT POLICIES FOR LOW-POWER EMBEDDED PROCESSORS
【24h】

AUGMENTED FIFO CACHE REPLACEMENT POLICIES FOR LOW-POWER EMBEDDED PROCESSORS

机译:低功耗嵌入式处理器的增强型FIFO缓存替换策略

获取原文
获取原文并翻译 | 示例

摘要

This paper explores a family of augmented FIFO replacement policies for highly set-associative caches that are common in low-power embedded processors. In such processors, the implementation cost and complexity of the replacement policy is as important as the cache hit rate. By exploiting the cache hit way information between two replacements, the proposed replacement schemes reduce cache misses by 1% to 18% on average depending on the cache configuration, compared with the conventional FIFO policy. The proposed schemes come at a small implementation cost of additional state bits and control logic. The reduction in cache misses directly translates into data access energy savings of 1% to 15% on average, depending on the cache configuration. Our work suggests that there is room for improving the popular FIFO policy at a small cost.
机译:本文探讨了针对低功耗嵌入式处理器中常见的高度集关联高速缓存的一系列增强FIFO替换策略。在这种处理器中,替换策略的实现成本和复杂性与高速缓存命中率一样重要。与传统的FIFO策略相比,通过利用两次替换之间的高速缓存命中方式信息,提出的替换方案平均可将高速缓存未命中率降低1%至18%,具体取决于高速缓存配置。所提出的方案以附加状态位和控制逻辑的少量实现成本为代价。缓存未命中的减少直接转化为数据访问平均节省1%到15%的能量,具体取决于缓存配置。我们的工作表明,仍有少量空间可以改进流行的FIFO策略。

著录项

  • 来源
    《Journal of circuits, systems and computers》 |2009年第6期|1081-1092|共12页
  • 作者

    SANGYEUN CHO; LORY AL MOAKAR;

  • 作者单位

    Department of Computer Science, University of Pittsburgh, 5407 Sennott Square, 210 s. Bouquet St, Pittsburgh, PA 15260, USA;

    Department of Computer Science, University of Pittsburgh, 5407 Sennott Square, 210 s. Bouquet St, Pittsburgh, PA 15260, USA;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    cache memory; energy consumption;

    机译:高速缓存存储器;能源消耗;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号