首页> 外文期刊>Journal of circuits, systems and computers >SYNCHRONOUS-TO-ASYNCHRONOUS CONVERSION OF CRYPTOGRAPHIC CIRCUITS
【24h】

SYNCHRONOUS-TO-ASYNCHRONOUS CONVERSION OF CRYPTOGRAPHIC CIRCUITS

机译:加密电路的同步到异步转换

获取原文
获取原文并翻译 | 示例

摘要

This paper introduces a novel method for the conversion of synchronous cryptographic circuits into equivalent asynchronous ones. The new method is based on ASERT (Asynchronous Scheduling by Edge Reversal Timing), a fully decentralized timing signaling and synchronization algorithm. From a synthesizable HDL code, an asynchronous timing network, made from standard cells libraries, is generated in order to replace the clock tree of the target circuit. ASERT works with matched delays, local clocks or any equivalent way of determining, statically or dynamically, the operating time of each functional unit. Synchronous to asynchronous conversion of three different cryptographic circuits, including the fully synthesized netlists of AES, Reed-Solomon decoder, and RSA cipher cores, are presented.
机译:本文介绍了一种将同步密码电路转换为等效异步电路的新方法。该新方法基于ASERT(边缘反转时序的异步调度),这是一种完全分散的时序信令和同步算法。从可合成的HDL代码中,生成由标准单元库制成的异步定时网络,以替换目标电路的时钟树。 ASERT具有匹配的延迟,本地时钟或静态或动态确定每个功能单元工作时间的任何等效方式。介绍了三种不同密码电路的同步到异步转换,包括AES,Reed-Solomon解码器和RSA密码核的完全综合网表。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号