首页> 外文期刊>Journal of Circuits, Systems, and Computers >TOLERANCE DESIGN OF ANALOG CIRCUITS USING A BRANCH-AND-BOUND BASED APPROACH
【24h】

TOLERANCE DESIGN OF ANALOG CIRCUITS USING A BRANCH-AND-BOUND BASED APPROACH

机译:基于分枝结合法的模拟电路容差设计

获取原文
获取原文并翻译 | 示例
           

摘要

The design of circuits which are robust against variations in operating and process conditions is crucial in today's IC industry. In the analog design flow this problem can be tackled during the sizing of a new circuit. However, hardly any methods are available which support the designer to compute such a robust design if discrete parameters should be considered in this design step. Discrete parameters arise predominantly if a layout-friendly sizing should be computed in the sense that, e.g., a manufacturing grid for the transistor lengths and widths is considered or that transistor multipliers are used to allow the layout of a transistor as multifinger or common centroid structure without applying rounding operations to the carefully computed sizing. This paper presents a new Branch-and-Bound based approach which allows the automatic computation of a robust design using classical and realistic worst case analysis. The results of the sizing of three circuits show that the new approach is highly efficient. The robustness of the results computed by the new approach is validated by Monte Carlo analyses.
机译:在当今的IC行业中,设计出能够抵抗操作和工艺条件变化的鲁棒电路是至关重要的。在模拟设计流程中,可以在调整新电路的尺寸时解决该问题。但是,如果在此设计步骤中应考虑离散参数,则几乎没有任何方法可以支持设计人员计算出这种鲁棒的设计。如果从某种意义上说应该考虑布局友好的尺寸,例如考虑到晶体管长度和宽度的制造网格,或者使用晶体管倍增器来允许将晶体管布局为多指或通用质心结构,则主要产生离散参数而不对经过仔细计算的大小应用舍入运算。本文提出了一种基于分支边界的新方法,该方法允许使用经典和现实的最坏情况分析来自动计算健壮设计。三个电路的大小确定结果表明,该新方法非常有效。新方法计算的结果的鲁棒性已通过蒙特卡洛分析得到了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号