首页> 外文期刊>Journal of circuits, systems and computers >Low Leakage and Highly Noise Immune FinFET-Based Wide Fan-In Dynamic Logic Design
【24h】

Low Leakage and Highly Noise Immune FinFET-Based Wide Fan-In Dynamic Logic Design

机译:基于低泄漏和高噪声免疫FinFET的宽扇入动态逻辑设计

获取原文
获取原文并翻译 | 示例

摘要

Wide fan-in dynamic logic OR gate has always been an integral part of high speed microprocessors. However, low noise immunity of wide fan-in dynamic logic gate is always an issue of concern. For maintaining high noise immunity, various large sized PMOS keeper-based dynamic OR gates are proposed in the literature. These designs allow large leakage through them for maintaining high noise immunity which unnecessarily increases the power dissipation. This can be a critical issue for microprocessors used in battery operated devices. Independent gate (IG) FinFET devices are known to reduce leakage current through them using back gate biasing technique. In this paper, a novel FinFET-based wide fan-in dynamic OR gate has been proposed with effective leakage control and high noise immunity. This work reports a maximum leakage power reduction up to 70% while maintaining up to 90% higher noise immunity as compared to standard dynamic OR gate at low keeper size. This work also mathematically illustrates the effective leakage reduction capability of FinFET as compared to CMOS and hence proves its preference over CMOS in wide fan-in dynamic OR gate.
机译:宽扇入动态逻辑“或”门一直是高速微处理器的组成部分。但是,宽扇入动态逻辑门的低噪声抗扰性始终是一个值得关注的问题。为了保持较高的抗噪声能力,文献中提出了各种基于大型PMOS保持器的动态“或”门。这些设计允许通过它们的大量泄漏,以保持较高的抗噪能力,从而不必要地增加了功耗。对于电池供电设备中使用的微处理器而言,这可能是一个关键问题。众所周知,独立栅极(IG)FinFET器件可使用背栅极偏置技术来降低通过它们的泄漏电流。本文提出了一种新颖的基于FinFET的宽扇入动态或门,具有有效的漏电控制和高抗噪能力。这项工作报告说,与低保持器尺寸的标准动态或门相比,最大泄漏功率降低了多达70%,同时保持了高达90%的更高的抗噪能力。这项工作还从数学上说明了FinFET与CMOS相比有效的降低泄漏的能力,因此证明了在宽扇入动态或门中其优于CMOS。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号