首页> 外文期刊>Journal of Circuits, Systems, and Computers >Low Power Design of a 1V 8-bit 125 fJ Asynchronous SAR ADC with Binary Weighted Capacitive DAC
【24h】

Low Power Design of a 1V 8-bit 125 fJ Asynchronous SAR ADC with Binary Weighted Capacitive DAC

机译:具有二进制加权电容DAC的1V 8位125fJ异步SAR ADC的低功耗设计

获取原文
获取原文并翻译 | 示例

摘要

The work proposes an improved technique to design a low power 8-bit asynchronous successive approximation register (ASAR), an analog-to-digital converter (ADC). The proposed ASAR ADC consists of a comparator, ASAR (digital control logic block), and a capacitivedigital-to-analog convertor (C-DAC). The comparator is a preamplier-based improved positive feedback latch circuit which has a built-in sample and hold (S/H) functionality and saves an enormous amount of power. The implemented digital control logic block performing the successive approximation (SA) algorithm is totally unrestrained of the external clock pulse. The outputs from the comparator are given to a XOR logic whose outputs serve as an internally generated clock (ready signal) to trigger the digital control block. Hence, an external clock is not required to initiate the digital control block making its operation asynchronous. By implementing this, the ADC can circumvent the usage of an oversampled clock and can operate on a single low-speed sample clock. This, in turn, saves power and it cuts down the required resilience in sampling rates. The proposed ADC has been designed and simulated using UMC-0.18 mu m CMOS technology which dissipates 32.18 mu W power when operated on a single 1V power supply and achieves complete 8-bit conversion in 1.09 mu s. The relative accuracy of capacitor ratio, aperture jitter and FOM are 0.39%, 1.2 ns and 125 fJ/conversion-step, respectively.
机译:这项工作提出了一种改进的技术,以设计低功耗的8位异步逐次逼近寄存器(ASAR),模数转换器(ADC)。拟议的ASAR ADC由比较器,ASAR(数字控制逻辑模块)和电容式数模转换器(C-DAC)组成。该比较器是基于前置放大器的改进型正反馈锁存电路,具有内置的采样和保持(S / H)功能,并节省了大量功率。执行逐次逼近(SA)算法的已实现数字控制逻辑模块完全不受外部时钟脉冲的限制。比较器的输出提供给XOR逻辑,该逻辑的输出用作内部生成的时钟(就绪信号)以触发数字控制模块。因此,不需要外部时钟来启动数字控制模块,从而使其操作异步。通过实现这一点,ADC可以避免使用过采样时钟,并且可以在单个低速采样时钟上运行。反过来,这节省了功率,并降低了采样率所需的弹性。拟议的ADC是使用UMC-0.18μmCMOS技术设计和仿真的,该技术在单个1V电源上工作时耗散32.18μW功率,并在1.09μs内实现了完整的8位转换。电容比,孔径抖动和FOM的相对精度分别为0.39%,1.2 ns和125 fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号