首页> 外文期刊>Journal of the Audio Engineering Society >32-Bit SIMD SHARC Architecture Digital Audio Signal Processing Applications
【24h】

32-Bit SIMD SHARC Architecture Digital Audio Signal Processing Applications

机译:32位SIMD SHARC架构数字音频信号处理应用

获取原文
获取原文并翻译 | 示例
           

摘要

This paper examines desirable architectural features of a new 32-bit single-instruction multiple-data (SIMD) digital signal processor (DSP) based on a modified Harvard architecture for implementation of real-time professional and consumer audio applications. The discussion begins by covering important audio processor-specific characteristics of this SIMD architecture, such as native data-word size, dynamic range/signal-to-noise ratio capabilities, memory organization, processor speed, performance benchmarks, and input/output (I/O) capabilities. We will then highlight a couple of example DSP audio algorithms to demonstrate the benefits of such an architecture, which can speed up algorithmic execution by as much as a factor of 5 over earlier single-instruction single-data SISD super-Harvard architectures (SHARC).
机译:本文研究了基于改进的哈佛架构的新型32位单指令多数据(SIMD)数字信号处理器(DSP)的理想架构特性,以实现实时专业和消费类音频应用。讨论从涵盖此SIMD架构的重要音频处理器特定特征开始,例如本机数据字大小,动态范围/信噪比功能,内存组织,处理器速度,性能基准以及输入/输出(I / O)功能。然后,我们将重点介绍几个示例DSP音频算法,以演示这种体系结构的好处,与早期的单指令单数据SISD超级哈佛体系结构(SHARC)相比,算法执行速度可提高5倍。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号